## SIEMENS # **Consumer IC** **Data Book 1987/88** | Contents | |-------------------------------------------| | Summary of Types<br>Cross Reference Guide | | General Information | | Technical Data | | Package Outlines | | Siemens Sales Offices | # Consumer IC Data Book 1987/88 | Contents | | | | |----------|--|--|--| | | | | | ### **Table of Contents** | 1 | Summary of Types | Page | |-----|------------------------------------------|-------| | 1.1 | Types in alphanumerical order | . 11 | | 1.2 | Types by application order | . 13 | | 2 | General Information | | | 2.1 | Type Designation Code | . 21 | | 2.2 | Mounting Instructions | . 21 | | 2.3 | Processing Guidelines for ICs | . 25 | | 2.4 | Data Classification | . 28 | | 2.5 | Quality Assurance | | | 2.6 | Summary of terms and symbols | . 33 | | 3 | Technical Data | . 37 | | 4 | Package Outlines | . 927 | | 5 | Listing of Siemens Sales and Rep Offices | . 945 | | Summany of Times | | |------------------|--| | Summary of Types | | | 1.1 Types in A | Alphanumerical Order | Page | |----------------------|---------------------------------|-------| | HKZ 101 | Hall-effect vane switch | . 37 | | S 041 P | FM IF amplifier and demodulator | . 43 | | S 042 P | Mixer | | | S 178 A | Video pulse generator | | | S 353 | Programmable diode matrix | | | S 576 A | Electronic dimmer | | | S 576 B | Electronic dimmer | | | S 576 C | Electronic dimmer | | | S 576 D | Electronic switch | | | S 1353 | Programmable diode matrix | | | S 2353 | Programmable diode matrix | | | SAB 0600 | Three tone chime | | | SAB 0601 | Single tone chime | | | SAB 0602 | Dual tone chime | | | SAE 0700 | Audible signal device | | | SDA 0808A:B | 8 bit/15 μs ADC | | | SDA 2008 | IR transmitter | | | SDA 2040 | | | | SDA 2040<br>SDA 2060 | Microcontroller (4k ROM) | | | | Microcontroller (6k ROM) | | | SDA 2080 | Microcontroller (8k ROM) | | | SDA 2082 | Microcontroller | | | SDA 2110 | Microcontroller | | | SDA 2112-2 | Video PLL | | | SDA 2120 | 120 MHz radio PLL | | | SDA 2131 | Static LED driver | | | SDA 2208-2 | IR transmitter | | | SDA 2211 | Prescaler 1:64 | | | SDA 2506 | 128 x 8 EEPROM | | | SDA 2516 | 128 x 8 EEPROM IIC bus | | | SDA 2526 | 256 x 8 EEPROM IIC bus | . 213 | | SDA 3112 | Video PLL | . 221 | | SDA 3202 | 1.3 GHz Video PLL IIC bus | . 231 | | SDA 3203 | 1.3 GHz Video PLL | . 243 | | SDA 4212 | Prescaler 1:64/256 | . 255 | | SDA 5200 N | 6 bit A/D converter | . 263 | | SDA 5200 S | 6 bit A/D converter | . 269 | | SDA 6020 | 6 bit A/D converter | . 275 | | SDA 8005 | 8 bit D/A converter | . 281 | | SDA 8010 | 8 bit A/D converter | . 293 | | SLE 5001 | IR transmitter | . 307 | | SLE 5002 | IR receiver | | | TBA 120 S | FM IF amplifier & demodulator | | | TBA 120 T | FM IF amplifier & demodulator | | | TBA 120 U | FM IF amplifier & demodulator | | | TBB 042 G | Mixer | | | TBB 200 | PLL frequency synthesizer | | | | | | Page | |-------|-------------|------------------------------|-------| | | TBB 469 | FM receiver | . 359 | | | TBB 1469 | FM receiver | . 365 | | | TBB 2469 G | FM receiver | . 369 | | | TCA 105 B;G | Threshold switch | . 373 | | | TCA 205 A | Proximity switch | .379 | | | TCA 205 K | Proximity switch | | | | TCA 305 A;G | Proximity switch | | | | TCA 355 B;G | Proximity switch | | | | TCA 345 A | Threshold switch | | | | TCA 365 A | Power op amp | | | | TCA 440 | AM receiver | . 407 | | | TCA 785 | Phase controller | | | | TCA 955 | Speed controller | . 441 | | | TCA 965 | Window discriminator | | | | TCA 1365 | Power op amp | | | | TCA 1560 | Stepper motor driver | | | | TCA 1561 | Stepper motor driver | . 469 | | | TCA 2365 | Dual power op amp | | | | TCA 4500 A | FM stereo decoder | . 495 | | | TCA 4511 | FM PLL stereo decoder | . 499 | | | TDA 1037 | Audio power amp | .507 | | | TDA 4001 | AM receiver | . 517 | | | TDA 4010 | AM receiver | . 525 | | | ~TDA 4050 B | IR preamplifier | . 533 | | مبدره | - TDA 4060 | IR preamplifier | . 539 | | | TDA 4210-3 | FM IF for car radios | . 541 | | | TDA 4282 T | Quasi parallel IF | . 547 | | | TDA 4292 | DC stereo tone control | . 553 | | | TDA 4600-3 | SMPS controller | . 573 | | | TDA 4601 ;D | SMPS controller | . 589 | | | TDA 4605 | SMPS controller | . 615 | | | TDA 4814 | Sinewave controller | | | | TDA 4918A | Push-pull SMPS controller | | | | TDA 4919G | Single-ended SMPS | | | | TDA 4930 | Audio power amp 2 x 10W | | | | TDA 4935 | Audio power amp 2 x 15W | . 685 | | | TDA 5400-2 | Video IF w/AFC | | | | TDA 5660 P | VHF/UHF modulator | | | | TDA 5660 X | TDA 5660P in SO-20 package | | | | TDA 5830-2 | Video IF & Q-P sound | | | | TDA 5835 | Video IF & Q-P w/AFC | | | | TDA 5850 | Video switch | | | | TDA 6000 | Video IF w/synch demodulator | | | | TDA 6200 | Sound control IIC bus | . 799 | | | | | Page | |-------|-----------|---------------------------------------------|------| | TDE 4 | 4060 | IR Preamp | 307 | | TDE 4 | | iR Preamp w/demodulator | | | | 1001 W | Photodiode w/amplifier | | | | 4902 F | Hall-effect switch | | | TLE 3 | 3101 | Phase controller | | | TLE 3 | 3102 | Phase controller | | | TLE 3 | 3103 | Phase controller | | | TLE 3 | 3104 | Phase controller | | | TLE 4 | 1201 A | DC motor driver | | | TLE 4 | 1201 S | DC motor driver | | | TLE 4 | 1901 F;K | Hall-effect switch | 863 | | | 1903 F | Hall-effect switch | 869 | | TUA : | 1574 | FM tuner IC | | | TUA 2 | 2000-4 | VHF tuner IC 400 MHz | 881 | | TUA 2 | 2005 | VHF tuner IC 700 MHz | | | UAA | 170 | LED driver for dot display | | | UAA | 180 | LED driver for bar display | | | | . , | ons O <i>r</i> der<br>dustrial Applications | | | F | Power Op | erational Amplifiers | | | TCA 3 | 365 A | Power op amp | 397 | | TCA 1 | | Power op amp | | | | 2365 :A | Dual power op amp | | | | | | | | 1 | Threshold | Switches | | | TCA 1 | 105 B:G | Threshold switch | 373 | | TCA 3 | , | Threshold switch | | | TCA 9 | | Window discriminator | | | | | | | | 8 | Switched | Mode Power Supply | | | TDA 4 | 4600-3 | SMPS controller | 573 | | TDA 4 | 4061; D | SMPS controller | | | TDA 4 | | SMPS controller | | | TDA 4 | | Sinewave controller | | | | 4918 A | Push-pull SMPS control | | | | 4919 G | Single-ended SMPS | | | | | Page | |-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | Control of | f Thyristors and Triacs | | | TCA 785<br>TLE 3101<br>TLE 3102<br>TLE 3103<br>TLE 3104<br>S 576 A;B;C<br>S 576 D | Phase controller Phase controller Phase controller Phase controller Phase controller Phase controller Electronic dimmer Electronic switch | 833<br>845<br>847<br>848<br>71 | | Data Con | verters | | | SDA 0808 A;B<br>SDA 5200 N<br>SDA 5200 S<br>SDA 6020<br>SDA 8005<br>SDA 8010 | 8 bit/15 µs ADC. 6 bit A/D converter. 6 bit A/D converter. 6 bit A/D converter. 8 bit D/A converter. 8 bit A/D converter. | 263<br>269<br>275<br>281 | | Audible S | ignal Devices | | | SAB 0600<br>SAB 0601<br>SAB 0602<br>SAE 0700 | Three tone chime. Single tone chime. Dual tone chime. Audible signal device. | 81<br>81 | | TBB 042 G<br>TBB 200 ;G<br>TBB 469<br>TBB 1469<br>TBB 2469 G<br>S 353<br>S 1353 | Mixer. PLL frequency synthesizer. FM receiver. FM receiver. FM receiver. Programmable diode matrix. Programmable diode matrix. | 343<br>359<br>365<br>369<br>65 | | S 2353<br>DC Motor | Programmable diode matrix | 65 | | TCA 955;K<br>TLE 4201 A;S<br>TCA 1560<br>TCA 1561 | Speed controller DC motor driver Stepper motor driver Stepper motor driver | 853<br>469 | | | | | Page | |---------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | | Sensors, | Hall-Effect, Proximity Switches | | | TLB<br>TLE<br>TLE<br>HKZ<br>TCA | 1001 W<br>4902 F<br>4901 F<br>4903 F<br>101<br>205 A;K<br>305 A;B | Photodiode w/amplifier Hall-effect switch Hall-effect switch Hall-effect switch Hall-effect vane switch Proximity switch Proximity switch | 827<br>863<br>869<br>37<br>379 | | | Miscellan | eous Industrial | | | SLE<br>S 178 | 5001<br>5002<br>3 A<br>4060/61 | IR Key transmitter. IR Key receiver. Video pulse generator. IR Preamplifier. | 307<br>55 | | 1.2.2 | iC's for E | ntertainment Applications | | | | TV Tuners | 3 | | | | 2000-4<br>2005 | VHF tuner IC 400 MHzVHF tuner IC 700 MHz | | | | IR Remot | e Control | | | SDA<br>TDA | 2008<br>2208-2<br>4050 B<br>4060 | IR transmitter IR transmitter IR preamplifier IR preamplifier | 185<br>533 | | | Prescaler | s | | | | 2211<br>4212 | Prescaler 1:64 | | | | Video PP | Ľs | | | SDA<br>SDA | 2112-2<br>3112<br>3202<br>3203 | Video PLL | 221<br>231 | | | | | Page | |--------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------| | | Single Ch | nip Microcomputer | | | SDA<br>SDA<br>SDA | 2040<br>2060<br>2080<br>2082<br>2110 | Microcontroller (4k ROM). Microcontroller (6k ROM). Microcontroller (8k ROM). Microcontroller. Microcontroller. | 121<br>121<br>131 | | | Nonvolati | ile Memories | | | SDA | 2506<br>2516<br>2526 | 128 x 8 EEPROM | 207 | | | Display D | Privers | | | SDA<br>UAA<br>UAA | | Static LED driver | 911 | | | Video So | und IF | | | TDA<br>TDA<br>TDA<br>TDA | 4282 T<br>5400-2<br>5830-2<br>5835<br>5850<br>6000 | Quasi parallel IF. Video IF w/AFC. Video IF & Q-P sound. Video IF & Q-P w/AFC. Video switch. Video IF w/synch demodulator. | 699<br>759<br>775<br>791 | | | Miscellar | neous Entertainment | | | | 5660 P<br>5660 X | VHF/UHF modulatorVHF/UHF modulator | | | | SMPS Co | ontrol | | | TDA | 4600-3<br>4601 ;D<br>4605 | SMPS controller | 589 | | | Radio Tur | ners | | | | 2 P<br>1574<br>2120 | Mixer | 875 | | | | Page | |----------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------| | Radio IF | | | | S 041 P<br>TCA 440<br>TDA 4001<br>TDA 4010<br>TDA 4210-3 | FM IF amplifier & demodulator. AM receiver. AM receiver. AM receiver. FM IF for car radios. | 407<br>517<br>525 | | FM Stere | o Decoders | | | TCA 4500 A<br>TCA 4511 | FM Stereo decoder | | | Audio Po | wer Amplifiers | | | TDA 1037<br>TDA 4930<br>TDA 4935 | Audio power amplifier 2 x 10W | 671 | | Tone/Volu | ime Control | | | TDA 4292<br>TDA 6200 | DC Stereo tone control | | #### 2.1 Type-designation code for ICs IC type designations are based on the European Pro Electron system. The code system is explained in the Pro Electron brochure D 15\*), edition 1985. \*) Available from Pro Electron, Avenue Louise, 430 (B.12) B-1060 Brussels, Belgium #### 2.2 Mounting instructions #### 2.2.1 Plastic package The pins of the cases are bent downwards by an angle of $90^{\circ}$ and fit into holes with a diameter of between 0.7 and 0.9 mm spaced 2.54 mm apart. The dimension x is given in the corresponding drawing. The bottom of the package will not touch the PC board after insertion because the pins have shoulders just below the package (see figure 1). After insertion of the package into the PC board it is advisable to bend the ends of two pins at an angle of approx. 30° to the board so that the package does not have to be pressed down during soldering. Plastic packages are soldered on that side of the PCB facing away from the package. The maximum permissible soldering temperature is 300 °C (max. 5 s) for manual soldering and 260 °C (max. 10 s) for dip soldering and wave soldering. Figure 1 #### 2.2.2 Power package with 5, 7, or 9 pins Power packages generally have wider pins than stated in paragraph 2.2.1, meaning that the hole diameter on the PCB must be between 1.1 and 1.8 mm. If the pins are bent, there should be no stress between the pins and the package. The minimum distance between the package and the bending point is 2 mm. Refer to paragraph 2.2.1 for soldering temperatures. #### 2.2.3 Plastic packages (SO and PLCC) for surface mounting (SMD) Iron soldering: soldering temperature 300 °C for max. 5 s; minimum distance between package and soldering point 1.5 mm package temperature max. 150 °C; no mechanical stress on the pins Vapor phase soldering: soldering temperature 215 °C, max. soldering time 30 s Wave soldering: (pins and package are dipped into the tin bath) soldering temperature 260 °C, max. soldering time 3 s. #### 2.2.4 5 H 8 DIN 41873 and similar packages The package may be mounted in any position. The ends of the pins may be kinked up to a distance of 1.5 mm from the bottom of the package to suit the hole spacing (fig. 2). Pins that are too long should be clipped before soldering. iron or dip soldering may be employed. Maximum soldering duration for dip soldering at 250 °C bath temperature $t_{max} = 5 \text{ s}$ at 300 °C bath temperature $t_{max} = 4 \text{ s}$ for iron soldering at 250 °C iron temperature $t_{\text{max}} = 15 \text{ s}$ at 300 °C iron temperature $t_{max} = 12 \text{ s}$ at 350 °C iron temperature $t_{max} = 8 s$ Figure 2 #### 2.2.5 Other points to note Ensure that no current is able to flow between the solder bath or soldering iron and the PCB. It is advisable to ground the pins that are to be soldered as well as the solder bath or soldering iron. When they are being prepared and inserted in a PCB, circuits should be protected against static charging. Under no circumstances may the components be removed or inserted whilst the operating voltage is switched on. The increase in chip temperature during the soldering process results in a temporary increase in electrostatic sensitivity of integrated circuits. Special precautions should therefore be taken against line transients, e.g. through the switching of inductances on magnetic chutes, etc. #### 2.2.6 MIKROPACK (SMD) MIKROPACK components are delivered on film reels. #### Mounting suggestions - a) We recommend vapor phase soldering: soldering temperature 215 °C, soldering time max. 30 s - b) For prototypes and small quantities (up to approximately 50.0 items/y), the hot table soldering method can also be used (fig. 3). Figure 3 #### Required equipment and accessories - cutting device - hot table, temperature regulated (e.g. Weld-Equip, Unitek) - stereo microscope (e.g. Wild, Zeiss, magnification 6 · · · 40 times) - substrate material; epoxy resin; hard paper; ceramic (thick thin film) #### Soldering data - soldering temperature: 210 °C max. - solder coating on substrate: Pb/Sn (e.g. 60/40) wave-tinned or electrodeposited - soldering time; approx. 10 s - flux; e.g. colophony, dissolved in alcohol - cleaning agents (as required): e.g. Freon TP-35, TE, TF c) For large quantities (e.g. more than 50.0 items/y) bar soldering is also suitable. Figure 4 #### Required equipment - soldering equipment (e.g. Weld-Equip, Farco, Jade) - substrate material; epoxy resin; hard paper; flexible materials, e.g. polyamide #### Soldering data - soldering temperature: 210 °C max. - solder coating on the substrate; Pb/Sn (e.g. 60/40), wave-tinned or electrodeposited - soldering time; approx. 2 s - flux: e.g. colophony dissolved in alcohol - cleaning agents (as required); e.g. Freon TP-35, TE, TF #### 2.3 Processing guidelines for ICs Integrated circuits (ICs) are electrostatic-sensitive (ESS) devices. The requirement for greater packing density has led to increasingly small structures on semi-conductor chips, with the result that today every IC, whether bipolar, MOS, or CMOS, has to be protected against electrostatics. MOS and CMOS devices generally have integrated protective circuits and it is hardly possible any more for them to be destroyed by purely static electricity. On the other hand, there is acute danger from electrostatic discharges (ESD). Of the multitude of possible sources of discharge, charged devices should be mentioned in addition to charged persons. With low-resistive discharges it is possible for peak power amounting to kilowatts to be produced. For the protection of devices the following principles should be observed: - a) Reduction of charging voltage, below 200 V if possible. Means which are effective here are an increase in relative humidity to ≥ 60% and the replacement of highly charging plastics by antistatic materials. - b) With every kind of contact with the device pins a charge equalization is to be expected. This should always be highly resistive (ideally $R=10^6$ to $10^8$ $\Omega$ ). All in all this means that ICs call for special handling, because uncontrolled charges, voltages from ungrounded equipment or persons, surge voltage spikes and similar influences can destroy a device. Even if devices have protective circuits (e.g. protective diodes) on their inputs, the following guidelines for their handling should nevertheless be observed. #### 2.3.1 Identification The packing of ESS devices is provided with the following label by the manufacturer: #### 2.3.2 Scope The guidelines apply to the storage, transport, testing, and processing of all kinds of ICs, equipped and soldered circuit boards that comprise such components. #### 2.3.3 Handling of devices - 1. ICs must be left in their containers until they are processed. - 2. ICs may only be handled at specially equipped work stations. These stations must have work surfaces covered with a conductive material of the order of $10^6$ to $10^9$ $\Omega$ /cm. - 3. With humidity of > 50% a coat of pure cotton is sufficient. In the case of chargeable synthetic fibers the clothing should be worn close-fitting. The wrist strap must be worn snugly on the skin and be grounded across a resistor of 50 to 100 k $\Omega$ . - 4. If conductive floors, $R=5 \times 10^4$ to $10^7 \Omega$ are provided, further protection can be achieved by using so-called MOS chairs and shoes with a conductive sole $(R\approx 10^5 \text{ to } 10^7 \Omega)$ . - 5. All transport containers for ESS devices and assembled circuit boards must first be brought to the same potential by being placed on the work surface or touched by the operator before the individual devices may be handled. The potential equalization should be across a resistor of $10^6$ to $10^8$ $\Omega$ . - When loading machines and production devices it should be noted that the devices come out of the transport magazine charged and can be damaged if they touch metal, e.g. machine parts. Example 1) conductive (black) tubes. The devices may be destroyed in the tube by charged persons or come out of the tube charged if this is emptied by a charged person. Conductive tubes may only be handled at ESS work stations (high-resistance work-station and person grounding). Example 2) anti-static (transparent) tubes. The devices cannot be destroyed by charged persons in the tube (there may be a rare exception in the case of custom ICs with unprotected gate pins). The devices can be endangered as in 1) when the tube is emptied if the latter, especially at low humidity, is no longer sufficiently anti-static after a long period of storage (> 1 year). In both cases damage can be avoided by discharging the devices across a grounded adapter of high-resistance material ( $\approx$ 10<sup>6</sup> to 10<sup>8</sup> $\Omega$ /cm) between the tube and the machine. The use of metal tubes – especially of anodized aluminum – is not advisable because of the danger of low-resistance device discharge. #### 2.3.4 Storage ESS devices should only be stored in identified locations provided for the purpose. During storage the devices should remain in the packing in which they are supplied. The storage temperature should not exceed 60 °C. #### 2.3.5 Transport ESS devices in approved packing tubes should only be transported in suitable containers of conductive or longterm anti-static-treated plastic or possibly unvarnished wood. Containers of high-charging plastic or very low-resistance materials are in like manner unsuitable. Transfer cars and their rollers should exhibit adequate electrical conductivity ( $R < 10^6 \ \Omega$ ). Sliding contacts and grounding chains will not reliably eliminate charges. #### 2.3.6 Incoming inspection In incoming inspection the above guidelines should be observed. Otherwise any right to refund or replacement if devices fail inspection may be lost. #### 2.3.7 Material and mounting - The drive belts of machines used for the processing of the devices, in as much as they come into contact with them (e.g. bending and cutting machines, conveyor belts), should be treated with anti-static spray (e.g. anti-static spray 100 from Kontaktchemie). It is better, however, to avoid the contact completely. - If ESS devices have to be soldered or desoldered manually, soldering irons with thyristor control may not be used. Siemens EMI-suppression capacitors of the type B 81711-B31...-B36 have proven very effective against line transients. - Circuit boards fitted and soldered with ESS devices are always to be considered as endangered. #### 2.3.8 Electrical tests - The devices should be processed with observation of these guidelines. Before assembled and soldered circuit boards are tested, remove any shorting rings. - 2. Test sockets must not be conducting any voltage when individual devices or assembled circuit boards are inserted or withdrawn, unless works' specifications state otherwise. Ensure that the test devices do not produce any voltage spikes, either when being turned on and off in normal operation or if the power fuse blows or other fuses respond. - Signal voltages may only be applied to the inputs of ICs when or after the supply voltage is turned on. They must be disconnected before or when the supply voltage is turned off. - 4. Observe any notes and instructions in the respective data books. #### 2.3.9 Packing of assembled PC boards or flatpack units The packing material should exhibit low volume conductivity: $10^5~\Omega/cm < \rho < 10^{10}~\Omega/cm$ . In most cases – especially with humidity of > 40% – this requirement is fulfilled by simple corrugated board. Better protection is obtained with bags of conductive polyethylene foam (e.g. RCAS 1200 from Richmond of Redlands, California). One should always ensure that boards cannot touch. In special cases it may be necessary to provide protection against strong electric fields, such as can be generated by conveyor belts for example. For this purpose a sheath of aluminum foil is recommended, although direct contact between the film and the PCB must be avoided. Cardboard boxes with an aluminum-foil lining, such as those used for shipping our devices, are available from Laber of Munich. #### 2.3.10 Ultrasonic cleaning of ICs The following recommendation applies to plastic packages. For cavity packages (metal and also ceramic) separate regulations have to be observed. Freon and isopropyl alcohol (trade name: propanol) can be used as solvents. These solvents can also be used for plastic packages because they do not eat into the plastic material. An ultrasonic bath in double halfwave operation is advisable because of the low component stress. The ultrasonic limits are as follows: sound frequency f > 40 kHz exposure t <2 min alternating sound pressure p < 0.29 bar sound power N < 0.5 W/cm<sup>2</sup>/liter #### 2.4 **Data classification** #### Maximum ratings Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. #### Characteristics The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not otherwise specified, typical characteristics will apply at $T_A = 25$ °C and for the given supply voltage. #### Operating range In the operating range the functions given in the circuit description will be fulfilled. #### 2.5 **Quality Assurance** #### 2.5.1 **Quality Assurance System** The high quality and reliability of integrated circuits from Siemens is the result of a carefully arranged production which is systematically checked and controlled at each production stage. The procedures are subject to a quality assurance system; full details are given in the brochure 'Siemens Quality Assurance System — Integrated Circuits' (SQS-IC). **Figure 1** shows the most important stages of the "SQS-IC". A quality assurance (QA) department which is independent of production and development, is responsible for the selected control measures, acceptance procedures, and information feedback loops. This department has state-of-the-art test and measuring equipment at its disposal, works according to approved methods of statistical quality control, and is provided with facilities for accelerated life and environmental tests used for both qualification and routine monitoring tests. The latest methods and equipment for preparation and analysis are employed to achieve continuity of quality and reliability. #### 2.5.2 Conformance Each integrated circuit is subjected to a final test at the end of the production process. These tests are carried out by computer-controlled, automatic test systems because hundreds of thousands of operating conditions as well as a large number of static and dynamic parameters have to be considered. Moreover, the test systems are extremely reliable and reproducible. The quality assurance department carries out a final check in the form of a lot-by-lot sampling inspection to additionally ensure this minimum percent defectives as well as the acceptable quality level (AQL). Sampling inspection is performed in accordance with the inspection plans of DIN 40080, as well as of the identical MIL-STD-105 or IEC 410. The table shows the results of such sampling inspections performed with hundreds of The table shows the results of such sampling inspections performed with hundreds of thousands of ICs during 1985. These results correspond to the average outgoing quality (AOQ), and are specified as defectives per million (DPM). | | Inoperatives AOQ | Sum of<br>electrical<br>defectives<br>AOQ | Sum of<br>mechanical<br>defectives<br>AOQ | |----------------------------------|------------------|-------------------------------------------|-------------------------------------------| | | (DPM) | (DPM) | (DPM) | | SSI/MSI<br>≤1000 gate functions | 40 | 200 | 100 | | LSI/VLSI<br>≥1000 gate functions | 120 | 400 | 200 | #### 2.5.3 Reliability #### 2.5.3.1 Measures Taken during Development The reliability of ICs is already considerably influenced at the development stage. Siemens has, therefore, fixed certain design standards for the development of circuit and layout, specifying e.g. minimum width and spacing of conductive layers on a chip, dimensions and electrical parameters of protective circuits for electrostatic charge, etc. An examination with the aid of carefully arranged programs operated on large-scale computers, guarantees the immediate identification and elimination of unintentional violations of these design standards. #### 2.5.3.2 In-Process Control during Production The manufacturing of integrated circuits comprises several hundred production steps. As each step is to be executed with utmost accuracy, the in-process control is of outstanding importance. Some processes require more than a hundred different test measures. The tests have been arranged such that the individual process steps can be reproduced continuously. The decreasing failure rates reflect the never ending effort in this direction; in the course of the years they have been reduced considerably despite an immense rise in the IC's complexity. So in 1985 the typical random failure rates estimated for accelerated life tests with almost 2 million ICs of all complexities are found to be around 80 fit. #### 2.5.3.3 Reliability Monitoring The general course of the IC's failure rate versus time is shown by a so-called "bathtub" curve (figure 2). The failure rate has its peak during the first few operating hours (early failure period). After the early failure period has decayed, the "constant" failure rate period starts during which the failures may occur at an approximately uniform rate. This period ends with a repeated rise of the curve during the wear-out failure period. For ICs, however, the latter period usually lies far beyond the service life specified for the individual equipment. Figure 2 Reliability tests for ICs are usually destructive examinations. They are, therefore, carried out with samples. Most failure mechanisms can be accelerated by means of higher temperatures. Due to the temperature dependence of the failure mechanisms, it is possible to simulate future operational behavior within a short time by applying high temperatures; this is called life test. The acceleration factor B for the life test can be obtained from the Arrhenius equation $$B = \exp\left(\frac{E_A}{k} \left(\frac{1}{T_1} - \frac{1}{T_2}\right)\right)$$ where $T_2$ is the temperature at which the life test is performed, $T_1$ is the assumed operating temperature, and k is the Boltzmann constant. Important for factor B is the activation energy $E_A$ . It lies between 0.3 and 1.3 eV and differs considerably for individual failure mechanisms. For all Siemens ICs, the reliability data from life tests is converted to an operating temperature of $T_{\rm A}=40\,^{\circ}{\rm C}$ , assuming an average activation energy of 0.4 eV. The acceleration factor for life tests at 125 °C is thus 24, compared with operational behavior. This method considers also failure mechanisms with low activation energy, i.e. which are only slightly accelerated by the temperature effect. Various reliability tests are periodically performed with IC types that are representative of a certain production line – this is described in the brochure "SQS-IC". Such tests are e.g. humidity test at 85°C and 85% relative humidity, pressure cooker test, as well as life tests up to 1000 hours and more. Test results are available in the form of summary reports. #### 2.6 Summary of terms and symbols in alphabetical order A, B Indices for limit value AC Alternating current AF Audio frequency AM Amplitude modulation B Bandwidth C Capacitance $C_i, C_i$ Input capacitance $C_{CLK}, C_\emptyset$ Clock capacitor CLK Clock DC Direct current D Differential f Frequency $\begin{array}{lll} \textit{4f} & & \text{Frequency deviation} \\ \text{FM} & & \text{Frequency modulation} \\ \textit{f}_{i}, \textit{f}_{l} & & \text{Input frequency} \\ \textit{f}_{q}, \textit{f}_{Q} & & \text{Output frequency} \end{array}$ G Gain G giga (10<sup>9</sup>) GND Ground *Hy* Hysteresis Hz Cycles per second (Hertz) i, I Input I. i Current Is Current consumption IF Intermediate frequency k kilo (10<sup>3</sup>) K Kelvin L Inductance m Milli (10<sup>-3</sup>) M Mega (10<sup>6</sup>) m Modulation factor m Modulation fact MW Medium wave N. n Noise N, n Noise o Offset OSC Oscillator P, P<sub>V</sub> Power dissipation P<sub>tot</sub> Max. perm. power dissipation Ptot Max. perm. power pp Peak-to-peak q, Q Output Q, Q<sub>B</sub> Q-factor R Resistance Rth JC Thermal resistance (junction-case) Rth SC Thermal resistance (system-case) Rth SA Thermal resistance (system-air) RF Radio frequency | <u>S + N</u><br>N | Signal-to-noise ratio | |----------------------------------------------------|----------------------------------------------| | т | Cycle time | | T | Temperature | | TC | Temperature coefficient | | t | Time | | T <sub>A</sub> | Ambient temperature in operation | | T <sub>stq</sub> | Storage temperature | | $T_{\rm i}$ | Junction temperature | | t <sub>H</sub> | Hold time | | t <sub>i</sub> | Input pulse duration | | t <sub>n</sub> | Instant prior to clock pulse | | $t_{n+1}$ | Instant after clock pulse | | tp | Average pulse transit time | | $t_{pd}$ | Pulse delay time | | t <sub>P HL</sub> | HL pulse transit time | | t <sub>P LH</sub> | LH pulse transit time | | $t_{\rm pl}$ | Input pulse duration | | t <sub>p Q</sub> | Output pulse duration | | t <sub>pR</sub> | Reset pulse duration | | t <sub>pS</sub> | Set pulse duration | | t <sub>p CLK</sub> | Clock pulse duration | | t <sub>p Z</sub> | Count pulse duration | | t <sub>s</sub> | Set-up time | | t <sub>T</sub> | Signal transition time | | t <sub>t</sub> | Dead time | | t <sub>Q</sub> | Output pulse duration | | t <sub>T HL</sub> | HL transition time | | t <sub>T LH</sub><br>THD | LH transition time Total harmonic distortion | | ν<br>V | Volt | | v<br>V, <i>v</i> | Voltage, general | | | Hysteresis voltage | | V <sub>Hy</sub><br>V <sub>i</sub> , V <sub>I</sub> | Input voltage | | $V_{\rm q}, V_{\rm Q}$ | Output voltage | | V <sub>R</sub> | Reverse voltage | | V <sub>S</sub> | Supply voltage | | w | Watt | | Z | Impedance | | Z | Zener | | | | **Technical Data** The Hall-effect vane switch HKZ 101 is a contactless switch consisting of a monolithic integrated Hall-effect circuit and a special magnetic circuit hermetically sealed in a plastic package. The switch is actuated by a shoft-iron vane which is passed through the air gap between magnet and Hall sensor. The main application field is in cars, i.e. as a breakerless trigger in electronic ignition systems. Numerous industrial applications can be found in control engineering, especially in those areas where switches must operate maintenance-free under harsh environmetal conditions (e.g. rpm sensor, limit switch, position sensor, speed measurement, shaft encoder, scanning of coding disks, etc.). #### **Features** - Contactless switch with open collector output (40 mA) - Static switching - High switching frequency - Hermetically sealed with plastic - Unaffected by dirt, light, vibration - Large temperature and voltage range - Integrated overvoltage protection - High interference immunity #### Special package \*)Change to 130±3mm in preparation #### **Function** The Hall-effect switch is actuated by a soft-iron vane that passes through the air gap between magnet and Hall-effect sensor. The vane short-circuits the magnetic flux before the Hall-effect sensor, as shown in figure 1. The open collector output is conductive (LOW) when the vane is outside the air gap, and blocks (HIGH) when the vane is introduced into the air gap. The output remains HIGH as long as the vane remains in the air gap. This static function does not require a minimum operating frequency. The output signal shape is independent of the operating frequency. The circuit features integrated overvoltage protection against most of the voltage peaks occurring in automotive and industrial applications. The output stage has a Schmitt trigger characteristic. Most electronic circuits can be driven directly due to the open collector output current of max. 40 mA. #### Principle of operation Figure 1 #### Mechanical characteristics The Hall-effect vane switch is hermetically sealed in a special plastic, so that it can also be used under harsh environmental conditions. The package is waterproof, vibration-resistant and resistant to gasoline, oil and sait. Two tubular rivets are incorporated in the package to mount the sensor on its carrier plate. The circuit has three flexible leads for power supply and output. #### Application notes The output current of the "open collector" must be limited to the maximum permissible value by a load resistor adapted to the application. For optimum efficiency of the integrated overvoltage protection, it is suggested that a resistor of approx. 100 $\Omega$ be provided in the component's power supply to limit the current. | Maximum ratings | | Test conditions | Lower<br>limit B | Upper<br>limit A | | |---------------------------------|-----------------------|------------------------------------|------------------|------------------|------| | Supply voltage | v <sub>s</sub> | | -1.2 | 24 | V | | | • | $T_{\rm amb} = 25 ^{\circ} \rm C$ | İ | 30 | V | | Output voltage in OFF-state | $V_{Q}$ | | 一0.8 | 30 | V | | Inverse supply current | $-ar{I}_{\mathrm{S}}$ | T <sub>amb</sub> ≤80 °C | 1 | 200 | mA | | (limited externally) | | t≤1 h | 1 | | | | Output current | $I_{Q}$ | without vane | ] | 40 | mA | | Inverse output current | $-I_{Q}$ | | | 30 | mA | | Ambient temperature | Tamb | | -40 | 135 | °C | | during operation | | | | İ | | | Storage temperature | $T_{ m stg}$ | | -40 | 150 | °C | | Thermal resistance (system-air) | $R_{thSA}$ | | | 170 | K/W | | Operating range | | | | | | | Ambient temperature | $T_{amb}$ | 1 | -40 | ] 130 | l °C | | Supply voltage | V <sub>s</sub> | | 4.5 | 24 | V | | Vane1): thickness | a | | 0.5 | | mm | | width | b | | 8 | | mm | | gap length | c | | 8 | | mm | | immersion depth | h | | 4.6 | 9 | mm | | gap height | d | | 17.3-h | | mm | <sup>1)</sup> see figure 3 | Characteristics<br>$V_S = 5 \text{ V to } 18 \text{ V};$<br>$T_{amb} = -30 \text{ °C to } 130 \text{ °C}$ | | Test conditions | Lower<br>limit B | Upper<br>limit A | | |-----------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|----------------| | Output saturation voltage | V <sub>Q sat</sub> | without vane $I_Q = 40 \text{ mA}$<br>$I_{amb} = -30 \text{ to } 110 ^{\circ}\text{C}$<br>$I_{amb} = 110 \text{ to } 130 ^{\circ}\text{C}$ | | 0.4 | V | | Output reverse current<br>Supply current<br>Delay time | $I_{QR} \ I_{S} \ t_{LH}, t_{HL}$ | with vane without vane $I_Q = 40 \text{ mA}$ | | 10<br>12<br>1 | μA<br>mA<br>μs | | Overvoltage protection | | | | | 1 | | <ul><li>Supply voltage (V<sub>S</sub>)</li><li>Output (V<sub>Q</sub>)</li></ul> | V <sub>SZ</sub><br>V <sub>S0</sub> | $I_{\rm S} = 16 {\rm mA}$<br>$I_{\rm S} = 16 {\rm mA}$ | 32<br>32 | 42<br>42 | V<br>V | #### Switching point characteristics #### **Definitions** In most applications, the switching point is set exactly by mechanical adjustment, thus compensating all mechanical tolerances in the system including the scatter of the Hall-effect vane switch. For the function of the device in operation, only the deviations of those characteristics depending on temperature and operating voltage are important. The characteristic values of the switching points are, therefore, not directly referred to the mechanical dimensions of the vane switch, but to an electrically defined symmetry $B_0$ according to formula 1): 1) $$B_0 = (ON_{left} + OFF_{left} + ON_{right} + OFF_{right})$$ : 4 $B_0 = A_0 \pm 0.3 \text{ mm}$ The definition of the operate and release points is shown in figure 2. Operate point $f_{ON}$ is obtained by subtracting the measured ON operate value from the reference point $B_0$ : 2) $$f_{ON} = ON_{right} - B_0 = B_0 - ON_{left}$$ The release point $f_{\text{OFF}}$ is calculated from the difference between the appropriate ON and OFF points: 3) $$f_{OFF} = ON_{right} - OFF_{right} = OFF_{left} - ON_{left}$$ $f_{\rm ON~0}$ and $f_{\rm OFF~0}$ are the switching points measured for the individual component under normal conditions ( $V_{\rm S}=12$ V, $T_{\rm amb}=25\,^{\circ}{\rm C}$ ) within the characteristic device deviation The deviations of the operate and release points are defined according to 4): 4) $$\Delta f_{ON} = f_{ON} - f_{ON0}$$ $\Delta f_{OFF} = f_{OFF} - f_{OFF0}$ # Switching point definitions Figure 2 #### Mechanical measurement conditions # a) Measuring vane (material:soft iron) Fe vane b) Immersion depth Figure 3 #### Switching point characteristics Vane: a = 0.75 mm, b = 8 mm, c = 10 mm Position: center of air gap $V_{\rm S} = 5 \ {\rm V} \ {\rm to} \ 18 \ {\rm V}$ | | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |---------------|----------------------|---------------------------------------------------------------|------------------|-------|------------------|----| | HKZ 101 | | | | | | | | Operate point | $f_{ONO}$ | $V_{\rm S} = 12 \text{ V}, T_{\rm amb} = 25 ^{\circ}\text{C}$ | 0.85 | 1.45 | 2.05 | mm | | Deviations | $\Delta t_{ON}$ | $T_{\rm amb} = -30 \text{ to } 25 ^{\circ}\text{C}$ | -0.4 | +0.15 | +0.7 | mm | | | | $T_{\rm amb} = 25 \text{ to } 80 ^{\circ}\text{C}$ | -0.2 | +0.15 | +0.4 | mm | | | | T <sub>amb</sub> = 80 to 130 °C | -0.4 | +0.2 | +0.7 | mm | | Release point | f <sub>OFF 0</sub> | $V_{\rm S} = 12 \text{ V}, T_{\rm amb} = 25 ^{\circ}\text{C}$ | 1.54 | 2.54 | 3.54 | mm | | Deviations | $\Delta t_{\rm OFF}$ | $T_{\rm amb} = -30 \text{ to } 25 ^{\circ}\text{C}$ | -0.8 | +0.3 | 1.4 | mm | | | <b>V</b> | T <sub>amb</sub> = 25 to 80 °C | -0.4 | +0.3 | 0.8 | mm | | | | T <sub>amb</sub> = 80 to 130 °C | -0.8 | +0.4 | 1.4 | mm | DIP 16 S 041 P is a symmetrical, six-stage amplifier with symmetrical coincidence demodulator for amplifying, limiting, and demodulating frequency-modulated signals. The IC is particularly suited for sets where low current consumption is of importance, or where major supply fluctuations occur. The pin configuration corresponds to the well-known TBA 120. Pin 5 of S 041 P, however, is not connected internally. These types are especially suited for applications in narrow-band FM systems (455 kHz) and in conventional or standard FM IF systems (10.7 MHz). #### **Features** - Good limiting properties - Wide voltage range - Low current consumption - Few external components #### Maximum ratings | Supply voltage<br>Junction temperature<br>Storage temperature range | | V <sub>S</sub><br>T <sub>i</sub><br>T <sub>stg</sub> | 15<br>150<br>-40 to 125 | °C<br>°C | |----------------------------------------------------------------------|---------------|------------------------------------------------------|---------------------------------|----------------| | Thermal resistance (system-air | r)<br>S 041 P | R <sub>th SA</sub> | 90 | K/W | | Operating range | | | | | | Supply voltage range<br>Frequency range<br>Ambient temperature range | | V <sub>S</sub><br>f <sub>i</sub><br>T <sub>amb</sub> | 4 to 15<br>0 to 35<br>-25 to 85 | V<br>MHz<br>°C | # Characteristics ( $V_S = 12 \text{ V}$ , Q approx. 35, $t_{mod} = 1 \text{ kHz}$ , $T_{amb} = 25 \,^{\circ}\text{C}$ ) | | | min | typ | max | 1 | |--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|--------------|-----|----------------| | Current consumption<br>AF output voltage<br>$(f_i = 10.7 \text{ MHz}, \Delta f = \pm 50 \text{ kHz}, V_i = 10 \text{ mV})$ | I <sub>S</sub><br>V <sub>q rms</sub> | 4.0<br>100 | 5.4<br>170 | 6.8 | mA<br>mV | | Total harmonic distortion ( $f_i = 10.7 \text{ MHz}$ , $\Delta f = \pm 50 \text{ kHz}$ , $V_i = 10 \text{ mV}$ ) | THD | | 0.55 | 1.0 | % | | Deviation of AF output voltage $(V_S = 15 \text{ V} \rightarrow 4 \text{ V}, f_i = 10.7 \text{ MHz}, \Delta t = \pm 50 \text{ kHz})$ | $\Delta V_{ m q}$ | | 1.5 | | dB<br>· | | Input voltage for limiting $(f_i = 10.7 \text{ MHz}, \Delta f = \pm 50 \text{ kHz})$ | V <sub>i lim</sub> | | 30 | 60 | μV | | IF voltage gain (f <sub>i</sub> = 10.7 MHz) IF output voltage for limiting | G <sub>ν</sub> | | 68 | | d₿ | | (each output) | $V_{qpp}$ | | 130 | | mV | | Input impedance $f_i = 10.7 \text{ MHz}$<br>$f_i = 455 \text{ kHz}$ | $egin{array}{c} Z_{ m i} \ Z_{ m i} \end{array}$ | | 20/2<br>50/4 | | kΩ/pF<br>kΩ/pF | | Output resistance (pin 8) | $R_{q}$ | 3.5 | 5 | 8.5 | kΩ | | Voltage drop at AF ballast resistance | V <sub>11-8</sub> | 1 | 1.5 | | V | | AM suppression | $a_{AM}$ | 1 | 60 | | dB | | $(V_i = 10 \text{ mV}, \Delta t = \pm 50 \text{ kHz}, m = 30\%)$ | | | • | | | All connections mentioned in the index refer to S 041 P (e.g. $V_{11}$ ) ## Test circuit ## Application circuit for 10.7 MHz (FM IF) and 455 kHz (narrow-band FM) Data in parentheses for 455 kHz (narrow-band FM) | Coils | 10.7 MHz | 455 kHz | |----------------------------------------------|--------------------|-------------------------------------------------------------------------------------| | L <sub>1</sub><br>L <sub>2</sub><br>Coil set | 12 turns/0.25 CuLS | 71.5 turns/12 x 0,04 CuLS<br>71.5 turns/12 x 0.04 CuLS<br>D 41-2393 of Messrs. Vogt | # Current consumption versus supply voltage #### AF output voltage and total harmonic distortion versus supply voltage #### DC output voltage difference versus supply voltage (without signal) #### Input voltage for limiting versus supply voltage #### AM suppression versus supply voltage $f_i = 10.7 \text{ MHz}; \Delta f = \pm 50 \text{ kHz};$ $V_i = 10 \text{ mV}, f_{\text{mod}} = 1 \text{ kHz}, m = 30\%$ # AF output voltage and total harmonic distortion versus Q-factor $V_S = 12 \text{ V}$ ; $f_1 = 10.7 \text{ MHz}$ , **DIP 14** Symmetrical mixer for frequencies up to 200 MHz. It can be driven by an external source or by the built-in oscillator. The input signals are suppressed at the outputs. In addition to the usual mixer applications in receivers, converters, and demodulators for AM and FM, the S 042 P can also be used as electronic polarity switches, multipliers, etc. #### **Features** - Versatile application - Wide range of supply voltage - Few external components - High conversion transconductance - Low noise figure ### Maximum ratings | Supply voltage | $V_{\rm S}$ | 15 | l V | |------------------------------------------|-------------------------|------------|-----| | Junction temperature | Τ, | 150 | °C | | Storage temperature range | $ec{\mathcal{T}}_{stg}$ | -40 to 125 | °C | | Thermal resistance (system-air) S 042 P: | Rth SA | 90 | k/w | | | | | | | Onorating range | | | | # Operating range | Supply voltage range | V <sub>S</sub> | 4 to 15 | V | |---------------------------|----------------|-----------|------| | Ambient temperature range | $T_{amb}$ | -15 to 70 | ) °C | # Characteristics ( $V_S = 12 \text{ V}, T_{amb} = 25 \,^{\circ}\text{C}$ ) | | | min | typ | max | | |------------------------------------------------------------------|-----------------------------------------------------|------|------|------|----| | Current consumption | $I_{S} = I_{2} + I_{3} + I_{5}$ | 1.4 | 2.15 | 2.9 | mA | | Output current | $I_2 = I_3$ | 0.36 | 0.52 | 0.68 | mA | | Output current difference | $I_3 - I_2$ | -60 | | 60 | mA | | Supply current | $I_5$ | 0.7 | 1.1 | 1.6 | mA | | Power gain | $G_{p}$ | 14 | 16.5 | Į. | dB | | $(f_{\parallel} = 100 \text{ MHz}, f_{OSC} = 110.7 \text{ MHz})$ | · | | | { | | | Breakdown voltage | $V_2, V_3$ | 25 | | } | ν | | $(I_{2,3} = 10 \text{ mA}; V_{7,8} = 0 \text{ V})$ | | | | | | | Output capacitance | C <sub>2-M</sub> , C <sub>3-M</sub> | | 6 | | pF | | Conversion transconductance (f = 455 kHz) | $S = \frac{I_2}{V_7 - V_8} = \frac{I_3}{V_7 - V_8}$ | | 5 | | mS | | Noise figure | NF | | 7 | | dB | All connections mentioned in the index refer to S 042 P (e.g. $I_2$ ) #### **Test circuit** Connections in parentheses apply to S 042E #### Circuit diagram A galvanic connection between pins 7 and 8 and pins 11 and 13 through coupling windings is recommended. Between pins 10 and 14 (ground) and between pins 12 and 14, one resistance each of at least 220 $\Omega$ may be connected to increase the currents and thus the conversion transconductance. Pins 10 and 12 may be connected through any impedance. In case of a direct connection between pins 10 and 12, the resistance from this pin to 14 may be at least 100 $\Omega$ . Depending on the layout, a capacitor (10 to 50 pF) may be required between pins 7 and 8 to prevent oscillations in the VHF band. # Total current consumption versus supply voltage #### Output current versus supply voltage #### Power gain versus supply voltage #### **Application circuits** VHF mixer with inductive tuning Mixer for short-wave application in self-oscillating operation # Mixer for remote control receivers without oscillator For overtone crystals an adequate inductance is recommended between pins 10 and 12 to avoid oscillations to the fundamental tone. Differential amplifier with internal neutralization, also suited for use as limiter for frequencies up to 50 MHz or at higher currents up to 100 MHz **DIP 28** The S 178 A is an MOS circuit using p-channel metal-gate-technology with enhancement and depletion transistors, featuring the following technical characteristics: The video pulse generator produces the sync, control, and erase signals required for the control of cameras, mixers, and other equipment. The following signals are generated: - Gating signal A - Sync signal S - Horizontal pulse H - Vertical pulse V - Terminal pulse K<sub>t</sub> - Horizontal gating pulse A (H) - Double line frequency H/2 half vertical frequency V<sub>R</sub> H/2 + V<sub>R</sub> signal with external signal mixing - Vidicon gating signal V<sub>A</sub> #### **Features** All pulses are derived digitally from an input frequency corresponding to a pulse scheme, with a duty cycle of 1:1. Pulse width according to latest CCIR and EIA standards. The following 6 pulse schemes have been programmed permanently (by 3-bit coding and line number coding): ``` 525 lines (60 Hz) required input frequency 1.008 MHz 625 lines (50 Hz) required input frequency 1.000 MHz 735 lines (60 Hz) required input frequency 1.4112 MHz 875 lines (50 Hz) required input frequency 1.400 MHz 1023 lines (60 Hz) required input frequency 1.96416 MHz 1249 lines (50 Hz) required input frequency 1.9984 MHz ``` Deviating from the above, any line number between 512 and 1535 lines may be programmed. It should be noted, however, that a frame frequency of 50 Hz (partial picture duration 20 ms) or 60 Hz (16.66) is achieved. Within the operating frequency it is, however, possible to mix any standard position with any line number. The following relation applies: ``` Input frequency f_1 = 64: line period H = 32: line number Z x frame frequency f_{tr} ``` Not for new design ## Pin configuration top view #### **Block diagram** | Maximum ratings | | Lower<br>limit B | Upper<br>limit A | | |--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------|-------------------|----------------| | Supply voltage Voltage at all inputs to $V_{SS} = 0$ V Input current $(V_1 = 0.3 \text{ V}; V_{SS} = 0 \text{ V})$ | $egin{array}{c} V_{DD} \ V_{\mathrm{I}} \ I_{\mathrm{I}} \end{array}$ | -12<br>-20 | 0.3<br>0.3<br>100 | ν<br>ν<br>μΑ | | Output current Junction temperature | $I_{ m QH} \ I_{ m QL} \ ag{T.}$ | | -100<br>2<br>125 | μA<br>mA<br>°C | | Storage temperature Ambient temperature during operation | T <sub>stg</sub><br>T <sub>amb</sub> | -55<br>25 | 125<br>75 | °C | | Characteristics<br>T <sub>amb</sub> = 25 °C | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------|----------|------------------------------------------|--------------| | Supply voltage<br>Supply current | $-V_{\mathrm{DD}}$ $I_{\mathrm{DD}}$ | | 9.5 | 10<br>60 | 10.5<br>70 | V<br>mA | | Inputs | | direct control<br>with TTL output<br>level | | | | | | H input voltage<br>L input voltage | $V_{ m IL}$ | 1373. | V <sub>SS</sub> -1.5<br>-V <sub>DD</sub> | | V <sub>SS</sub><br>-V <sub>DD</sub> +5.5 | <b>v</b> | | Outputs | | when loaded<br>with one TTL input | | | | | | H output voltage<br>L output voltage | V <sub>QH</sub><br>V <sub>QL</sub> | $I_{\rm QH} = -40 \ \mu {\rm A}$<br>$I_{\rm QL} = 1.6 \ {\rm mA}$<br>when loaded with<br>2 LPS inputs: | V <sub>SS</sub> -2.6<br>TTL GND-0.7 | | TTL GND+0.4 | V | | H output voltage<br>L output voltage | V <sub>QH</sub><br>V <sub>QL</sub> | $I_{\rm QH} = -40 \ \mu {\rm A}$<br>$I_{\rm QL} = 0.8 \ {\rm mA}$<br>for capacitive<br>load only: | V <sub>SS</sub> -2.6<br>LPS GND-0.7 | | LPS GND+0.4 | v<br>v | | H output voltage<br>L output voltage<br>Signal transition time<br>of outputs | VQH<br>VQL<br>t <sub>T</sub> | when loaded with | V <sub>SS</sub> -2.6<br>V <sub>DD</sub> | | V <sub>DD</sub> +1<br>100 | V<br>V<br>ns | | Input frequency<br>Propagation delay time | f <sub>CLK</sub><br>t <sub>P</sub> | clock slope –<br>signal output | 1<br>0.2 | | 2<br>0.4 | MHz<br>μs | #### Interface to 75 $\Omega$ cable A driver stage is required as the pulse generator outputs can be loaded with one TTL input, each. The circuit is to be designed according to the diagram below. As a driver stage for the 75 $\Omega$ coaxial cable, the TTL circuit 75 453 (maximum output current 300 mA; pulse delay 11 ns) is recommended. #### Programming list for line number coding | Pin number | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11_ | 25 | 24 | 23 | |--------------|----|--------|--------|-----------------------|-----------------------|--------|-----------------------|-----------------------|--------|------------|----------------|---------|----| | Line number | 29 | 28 | 27 | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24 | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 21 | <b>2</b> ° | N <sub>A</sub> | $N_{B}$ | Nc | | 525<br>524 | H | L<br>L | L<br>L | L<br>L | L<br>L | L<br>L | H<br>H | H<br>L | L<br>H | H<br>L | L | L | L | | 625<br>624 | Н | L<br>L | L<br>L | H | H<br>H | H<br>L | L<br>H | L<br>H | L<br>H | H<br>L | L | L | Н | | 735<br>734 | H | L<br>L | H<br>H | H | L<br>L | H<br>H | H | H<br>H | H<br>L | H<br>L | L | н | L | | 875<br>874 | H | H | L<br>L | H<br>H | H<br>H | L<br>L | H<br>H | L<br>L | Ĥ<br>L | H<br>L | L | H | Н | | 1023<br>1022 | H | H | H<br>H | H<br>H | H<br>H | H | H | H<br>H | H<br>L | H | Н | L | L | | 1249<br>1248 | L | L<br>L | H | H | H<br>L | L<br>H | L<br>H | L<br>H | L<br>H | H<br>L | Н | L | Н | | Pin<br>No. | | 525<br>f = 1.008 MHz<br>$t_0 = 0.49603 \mu\text{s}$ | | | 625<br>f = 1.000 MHz<br>$t_0 = 0.5 \mu\text{s}$ | | | 735<br>f = 1.4112 MHz<br>$t_0 = 0.3543 \mu \text{s}$ | | 875<br>f = 1.400 MHz<br>t <sub>0</sub> = 0.3514 μs | | | 1023<br>f = 1.96416 MHz<br>$t_0 = 0.25456 \mu \text{s}$ | | 1249<br>f = 1.9984 MHz<br>t <sub>0</sub> = 0.2502 μs | | | | | |------------|------------------------------------------------|-----------------------------------------------------|---|------------------|--------------------------------------------------|--------|------------------|-------------------------------------------------------|---|----------------------------------------------------|--------|------|----------------------------------------------------------|-------|------------------------------------------------------|------------------|-------|-----|--------------------------| | | | μs | | t <sub>0</sub> | μs | | t <sub>o</sub> | μs | | t <sub>o</sub> | μs | | to | μs | | t <sub>o</sub> | μS | | to | | _ | Line period H | 63.492 | ! | 128 | 64.00 | | 128 | 45.351 | 4 | 128 | 45.714 | 2 | 128 | 32.58 | 3 | 128 | 32.02 | 5,6 | 128 | | 16 | H/2 synchronization | 31.75 | | 64 | 32.00 | | 64 | 22.68 | | 64 | 22.86 | | 64 | 16.29 | | 64 | 16.01 | | 64 | | 20 | Hpulse | 6.45 | | 13 | 7.0 | | 14 | 4.96 | | 14 | 4.99 | | 14 | 2.54 | | 10 | 2.5 | | 10 | | 26 | Horizontal<br>gating A (H) | 10.91 | | 22 | 12.0 | ••• | 24 | 7.08 | | 20 | 8.57 | | 24 | 7.13 | | 28 | 6.0 | | 24 | | 21 | Horizontal synchronization S (H) | 4.46 | | 9 | 4.5 | | 9 | 2.83 | | 7 | 2.85 | | 7 | 2.54 | | 10 | 2.5 | ٠ | 10 | | 20 | Front porch | 1.48 | | 3 | 1.5 | | 3 | 1.06 | | 3 | 1.07 | | 3 | 0.76 | | 3 | 0.75 | | 3 | | 21 | Equalizing pulses | 2.48 | | 5 | 2.5 | | 5 | 1.414 | | 4 | 1.42 | | 4 | 1.02 | | 4 | 1.00 | | 4 | | 21 | Interruption of the<br>V-synchronization pulse | 4.46 | | 9 | 4.5 | | 9 | 2.48 | | 7 | 2.5 | | 7 | 1.78 | | 7 | 1.75 | | 7 | | 22 | Terminal pulse K <sub>l</sub> | 1.49 | | 3 | 1 | | 2 | 0.7 | | 2 | 0.71 | | 2 | 1.53 | | 6 | 1.5 | | 6 | | 19 | Vidicon<br>gating V <sub>A</sub> (H) | 9.42 | | 19 | 9.5 | | 19 | 6.73 | | 19 | 6.78 | | 19 | 4.83 | | 19 | 4.75 | | 19 | | 19 | Vidicon<br>gating V <sub>A</sub> (V) | 15 H | + | 19t <sub>0</sub> | 15 H | + | 19t <sub>0</sub> | 20 H | + | 19 <i>t</i> <sub>0</sub> | 20 H | + | ·19t <sub>0</sub> | 30 H | + | 19t <sub>0</sub> | 30 H | + | 19 <i>t</i> <sub>0</sub> | | 28 | Vertical<br>gating A (V) | 20 H | + | 22t <sub>0</sub> | 25 H | + | 24t <sub>0</sub> | 30 H | + | 20t <sub>0</sub> | 30 H | + | 24t <sub>0</sub> | 40 H | + | 28t <sub>0</sub> | 40 H | + | 24 <i>t</i> <sub>0</sub> | | 14 | V <sub>A</sub> signal | 15.87 | | 32 | 16.0 | | 32 | 11.34 | | 32 | 11.43 | | 32 | 8.15 | | 32 | 8.01 | | 32 | | 27 | V pulse | 9.5 H | | 10 H | | 14.5 H | | 15 H | | 20 H | | 20 H | | | | | | | | | 21 | Number of pre- and post equalizing pulses | 6 | | 5 | | 6 | | 5 | | 6 | | 6 | | | | | | | | Duty cycle $f_1 = 50\% \frac{1}{f_1} = 2 t_0$ S 178 £ #### Line programming Any line number between 512 and 1535 lines is binary-programmable. A binary "1" is applied to the pins $2^0$ to $2^9$ with condition $V_{\rm SS} \ge V_1 \ge V_{\rm SS} = 1.5$ V and a binary "0" with $V_{\rm DD} \le V_1 \le V_{\rm SS} = 4.5$ V. The correct programming of the MSB $2^{10}$ is carried out automatically via pin $2^9$ within the line number range of 512 to 1535. #### Uneven line numbers (interlaced scanning method) The binary form of the desired line number is switched to the corresponding pins. #### **Even line numbers** The desired line number is reduced by 1 and the binary form is switched to pins 2<sup>0</sup> to 2<sup>9</sup>, the LSB (2<sup>0</sup>) is switched invertedly. #### **Functional description** The principal units of the pulse generator are the horizontal and the vertical counter (see block diagram). The horizontal counter, divider ratio 64:1, divides the input frequency down to twice the line frequency $H_{2}$ . An additional logic ensures, that a defined condition of the switching stages is submitted to the counter after a maximum of one picture change. The vertical counter is externally programmable to a defined line number. Due to the external 3-bit enconding, the desired pulse scheme is programmed internally; i.e. the appropriate switching units for realizing the H and V program, are enabled. The pulses are now fed either directly to the outside, or are logically mixed and masked in the combination logic. The pulse start or the pulse widths, respectively occur at $H/_2$ sync defined according to time. In the case of even line numbers, only the first field appears for all pulse schemes, preceded by a $V_{\rm R}$ pulse. In the case of uneven line numbers with first and second fields (interlaced scanning), the $V_{\rm R}$ pulse precedes only the first field. According to the CCIR standard, the first field starts, when the leading edge of the V pulse is synchronous with the leading edge of A (H). ### External synchronization with H/2 + VR or S signal For video mixing and cross-fading, the BAS signals of the individual cameras or video recorders must be sycnrhonized, i.e. correspond in line and picture. In the case of external synchronization, these two components must be contained in the external signal: either the horizontal and vertical frequency in the case of the S signal: S (H) and S (V), or S (H), and half of the vertical frequency $(H/_2 + V_B)$ . At the beginning of the leading edge, short pulses must be derived from these two H and V components, and thereby the defined setting of the horizontal and the vertical counter is accomplished. (Standard value: H component 300 ns < clock period V component 1 μs < H/<sub>2</sub>) Because of the time deviation of the front edges of the line frequency H and S (H), which is 1.5 periods of the input frequency, the horizontal counter would be set incorrectly. For this reason, an input S (H) has been selected for the horizontal component, which sets the counter to the correct position when activated. The same is valid for the vertical components of $H/_2 + V_R$ and the S signal. The first frame frequency pulse follows 2.5 or 3 line periods behind the $V_R$ pulse, depending on the scheme. The two inputs provided for the pulses from $V_R$ or S (V), respectively, and the correspondingly encoded line scheme enable a proper setting of the vertical counter. Through the possibility of a defined setting of the counters it is ensured that a proper standard pulse scheme is obtained at the outputs even in the case of external synchronization involving different phase conditions of the synchronization signals. #### Note: At the time of setting the horizontal counter to a defined position, the phase relation of the input frequency is undefined and consequently the tolerance of the synchronization would be one clock period (i.e. $\leq 1~\mu s$ for 625 lines). By means of an external phase synchronization circuit with frequency multiplication, the input clock can be derived from the vertical component and, thereby, a defined phase relation of the reset pulse achieved relative to the input clock. Hence a common line deviation (jitter) of < 20~ns absolute value can be achieved. #### Control The pulse generator derives the required pulses from the output frequency. As additionally half a clock period is used for the generation of the pulse widths, and as both the leading and trailing edges are used, an input duty cycle of 1:1 is required. It is, therefore, recommended to operate the quartz oscillator at twice the input frequency and to divide it 2:1 by an external stage, thereby obtaining an accurate duty cycle of 1:1. Inputs which are not used must be connected to $V_{SS}$ (H level). # A TV clock generator, externally synchronizable, using the integrated video pulse generator S 178 $\rm A.$ # **Programmable Diode Matrix** S 353 S 1353 S 2353 > DIP 28 DIP 14 SO 14 This S 353 contains 160 diodes arranged in a 10 x 16 matrix. The S 1353 contains 32 diodes arranged in a $4 \times 8$ matrix, the S 2353 contains 42 diodes arranged in a $7 \times 6$ matrix. For programming, an NiCr fuse is connected in series with the diode. #### The matrix is primarily suitable: - to replace the extensive wiring in preselection switches. Instead of the multipole wired switch, a single-pole model can be used. Switch and matrix are connected in series. - to be used as encoder, decoder, and recorder. The matrix is connected before or behind the appropriate components, or connected between them. The electrical level is only changed by the value of one diode voltage. The electrical connection remains. - The component requires MOS handling to avoid undesired programming. One of the most important applications is e.g., to enable the programming of frequencies or line numbers, respectively, in conjunction with the PLL component S 187 and the video pulse generator S 178 A. ### Maximum ratings of the individual diodes including fuse | | | Lower<br>limit B | Upper<br>limit A | | |---------------------------------------------------------------------------|------------------------------------|------------------|------------------|----------| | Reverse voltage<br>Voltage between | $V_{R}$ | 20 | | V | | I and 0 <sub>S</sub> , Q and 0 <sub>S</sub> <sup>1)</sup> Forward current | $V_{10}$ , $V_{\mathrm{Q}0}$ | 0 | 20<br>2 | V<br>mA | | Programming current Junction temperature | $\widehat{I}_{prog}^{r}$ | | 70<br>125 | mA<br>°C | | Storage temperature Ambient temperature range | τ <sub>stg</sub><br>τ <sub>A</sub> | -40<br>-25 | 125<br>70 | °C<br>°C | <sup>1)</sup> $V_0 \le V_1$ ; $V_Q$ ; example: if $V_1$ , $V_Q$ are positive $0_S$ must be grounded. # **Electrical characteristics** of the individual diodes including fuse $T_{\rm A}=25\,^{\rm o}{\rm C}$ , if not otherwise specified | | | Test<br>conditions | Lower<br>limit B | typ | Upper<br>limit A | | |-------------------------------------|------------------|---------------------------------------------------------------|------------------|-----|------------------|----| | Reverse voltage | $V_{\mathrm{R}}$ | <i>I</i> <sub>B</sub> = 100 μA | 20 | | | V | | Forward voltage | V <sub>F</sub> | $I_{\rm F} = 1 \; {\rm mA}$ | | 1 | 1.5 | V | | | | $I_F = 50 \mu\text{A}$<br>$T_A = -25 ^{\circ}\text{C}$ | | | 1.0 | V | | | | $I_{\rm F} = 15 \mu{\rm A}$ $T_{\rm A} = -10 {\rm ^{\circ}C}$ | | 0.8 | 0.85 | V | | Reverse current I-Q | $I_{R}$ | $V_{\rm H} = 10 \text{ V}$ | | 10 | 100 | nA | | Reverse current I-0 <sub>S</sub> 1) | $I_{RO}$ | $V_1 = 10 \text{ V}$ | | ' - | 500 | nΑ | | Programming current | $I_{prog}$ | $V_{\rm O} = 20 \text{ V}$ | 1 | 50 | 70 | mΑ | | | | $V_1 = 0 \text{ V}$ | | | | | | | | $V_0 = -2 \text{ V}$ | l . | ĺ | 1 | Ī | | Resistance of the suitably | | , | | | | | | programmed fuse | R | $ V_{Q}-V_{I} \leq 5 \text{ V}$ | 20 | | i | MΩ | | Capacitance I–Q | С | $V_{\rm R} = 2 \text{ V}$ | | 6 | 9 | pF | | Recovery time | t <sub>er</sub> | $I_{\rm F} = 200 \mu {\rm A}$ | | 13 | 25 | ns | | | | $V_{\text{Rmax}} = 2 \text{ V}$ | | | | Į. | | | | <u>R</u> ∟=1 kΩ | | ŀ | 1 | | | | | Test at | | | | | | | | $V_{\rm R} = 0 \text{ V}$ | ł | | | | <sup>1)</sup> Reverse current of a single substrate diode ## Programming conditions and simple programming circuit Using the circuit shown, the matrix can be programmed in the following manner: - 1. observe MOS handling - 2. connect pin 0<sub>s</sub> (substrate) to ground via a -2 V voltage source - 3. connect desired input I to ground using switch \$1 - 4. select desired output Q with switch S2 - 5. trigger programming process with button T3 - 6. the specified voltage source with 18 V to 20 V must be suited for a load of at least 300 $\Omega$ (fuse resistance), and must have a rise time from 0 V to 20 V of 1 $\mu$ s - 7. only one fuse may be programmed at a time - 8. a current pulse duration of 5 ms to 10 ms is sufficient for programming. # Pin configuration top view # Circuit Note: Inputs must not be open $V_{\rm I} < V_{\rm Q}$ Test pin T must not be connected. (top view) # Circuit Note: Inputs must not be open $V_{\rm I} < V_{\rm Q}$ Test pin T must not be connected # Pin configuration (top view) # Circuit Note: Inputs must not be open $V_i < V_Q$ S = Substrate diodes 70 DIP 8 The IC S 576, constructed in PMOS depletion technology, permits the design of a digital electronic dimmer or light switch. Turning on and off as well as the setting of the required brightness are carried out via a single sensor or via an equivalent extension input, respectively. #### **Features** - Sensor operation no mechanically moveable switching elements - Operation is also possible from several extensions by means of sensors or push-buttons - Can be interchanged with electromechanic wall switches in conventional light installations - Easy connection to a wireless remote control - Brightness control with a physiologically approximated linear characteristic - Very high interference immunity - The set brightness value remains stored during short line interruptions of <1 s</p> - Low power dissipation - Very few peripheral components - Clock input provides for automatic dimming (slumber switch) #### Pin configuration top view Not for new design | Maximum ratings (without external protective circuitry) | | Lower<br>limit B | Upper<br>limit A | | |---------------------------------------------------------|------------------------------------|------------------|------------------|---------| | Supply voltage | V <sub>DD</sub> | -20 | 0.3 | v | | Input voltage Ambient temperature during operation | V <sub>!</sub><br>T <sub>emb</sub> | -20<br>0 | 0.3<br>80 | °C<br>V | | Junction temperature | <u>r</u> j | } | 125 | °C | | Storage temperature | $T_{ m stg}$ | -55 | 125 | °C | | Thermal resistance (system-air) | RthsA | | 135 | k/w | # Characteristics $T_{\rm amb} = 25$ °C, all voltage ratings are referred to $V_{\rm SS} = 0$ V | - | == | | * | | | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------|--------------------------------------------------------|-----| | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | | $V_{DD}$ | | -18 | -15 | -13 | V | | $I_{DD}$ | $V_{DD} = -15 \text{ V}$ | | 1.0 | 1.4 | mA | | 7 | 1, 45.4 | | | 0.05 | | | I <sub>DD</sub> | V <sub>DD</sub> = -15 V | | 201 | | mA | | ri<br>C | $V_i = V_{SS} - 10 V$ | | ~ 0.1 | 5 | μA | | | • | • | | • | | | | | | | | | | $oldsymbol{V}_{ ext{IH}}$ | () with series | V <sub>SS</sub> -2 | | | ١V | | | | | | V <sub>SS</sub> -8 | V | | | from 220 V line | | | 35 | μA | | [THL | | | line sies v | | | | t <sub>ree 10</sub> | | | ille sille w | ave<br> | | | f | synchronized with | | 50/60 | | Hz | | | 50/60 Hz clock at | | | | | | | sync input | | | | | | | | | | | | | Vы | 1 | V <sub>88</sub> -2 | 1 | 1 | l V | | $V_{\rm IL}$ | | | | V <sub>SS</sub> -8 | V | | | | | | | | | | V <sub>DD</sub> I <sub>DD</sub> I <sub>DD</sub> I <sub>TD</sub> I <sub>TD</sub> I <sub>T</sub> I <sub>TH</sub> t <sub>TLH</sub> t <sub>TLH</sub> t | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | Characteristics<br>(cont'd) | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|------------------------|-------------|------------------------|--------------| | Sync input (pin 4) H input voltage L input voltage Input current | V <sub>I H</sub><br>V <sub>I L</sub><br>I <sub>I H</sub> | with series resistor 1.5 MΩ from 220 V line | 1/2 V <sub>DD</sub> +2 | | 1/2 V <sub>DD</sub> -2 | V<br>V<br>μA | | HL transition time (trigger transition) | t <sub>T HL</sub> | | lina si | <br>ne wave | | | | LH transition time | t <sub>T LH</sub> | 1 | 1,110 01 | | | ļ | | Frequency | f | ' | | 50/60 | | Hz | | <b></b> | | | | | | | | Clock input (pin 2) | 14 | 1 | | | 14400 | , , , | | H input voltage<br>L input voltage | $V_{l H} = V_{l L}$ | | V <sub>SS</sub> -2 | | V <sub>S</sub> +0.3 | V | | HL transition | | | $V_{DD}$ | | V <sub>SS</sub> -8 | | | (trigger transition) | t <sub>T HL</sub> | | | | 100 | μs | | LH transition | t <sub>TLH</sub> | | | ļ | 100 | μs | | Clock frequency | t <sub>CLK</sub> | | l o | İ | 500 | Hz | | Without clock | Vio | | V <sub>SS</sub> | | V <sub>SS</sub> +0.3 | ٧ | | Internal of the O | | | | | | | | Integrator (pin 3) | | 1 manuage with the 4 | ı | 1 44 | 1 . | l | | External components | Ci | compare with fig.1 | } | 47 | | nF | | Output | | | | | | | | L output current | $I_{\mathrm{Q}}$ | $V_{DD} = -15 \text{ V}$ $V_{QL} = -3 \text{ V}$ | 25 | | 1 | mA | | L pulse width | to L | 50 Hz line | | 40 | | μs | | H output voltage | $v_{\alpha H}$ | compare with text | V <sub>ss</sub> | | V <sub>SS</sub> +0.5 | v | | HL transition time | t <sub>HLQ</sub> | | | 1 | 20 | μs | | LH transition time | t <sub>LH</sub> Q | | ] | | 20 | μs | # Operation of the control inputs input potential during both half waves of the line phase: | Function | Line half wave | Sensor input | Exten | sion in | put | |--------------|----------------|--------------|-------|---------|-----| | On orotad | positive | L | | Н | | | operated | negative | 0 | | Н | | | not operated | positive | H | Ĺ | or | 0 | | | negative | 0 | 0 | 7 01 | L | H: *V*<sub>1H</sub> L: *V*<sub>1L</sub> 0: any ### **Functional description** The type series S 576 permits the design of fully electronic dimmers and light switches for light bulbs (resistive loads) which are operated in each case via a single sensor. In conventional lighting circuit installations it is possible to interchange this component with mechanic wall switches as well as to operate all functions from several switching points (extensions). The brightness is set by phase control. Its digital logic is sychronized with the line frequency. It is possible to supply the IC via a two-wire-connection as the conduction angle is limited to a maximum of 152° of the half wave. ### Operation ## 1. Dimmers S 576 A, S 576 B, S 576 C (see figure 1) The integrated circuit can distinguish the instructions "turning ON/OFF" and "dimming" due to the duration of the control input operation. ### Turning ON/OFF Short touch (50 to 400 ms) of the sensor area turns the lamp on or off, depending on its preceding state. The switching process is activated at the end of touching. ### Setting of the brightness (dimming) If the sensor is touched for a longer period (> 400 ms), the conduction angle will be varied continuously. It runs across its control loop in approximately 7 s (e.g. bright-dark-bright) and continues this sequence until the finger is removed from the sensor. The following process is carried out to enable an easy operation also in the lower brightness range: the phase control angle is controlled such that during the run across the control loops, the lamp brightness varies approximately physiological-linearly with the operating time, and rests for a short period when a minimum brightness is reached. The conduction angle can be controlled in the half wave range between $35^{\circ}$ and $152^{\circ}$ by means of the sync input circuitry ( $R_2$ , $C_4$ ) specified in the application example. By increasing the RC time constant it is possible to shift the control range towards smaller conduction angles (effects the minimum brightness). ### Control behavior The three versions S 576 A, B, C, differ in their control behavior. - S 576 A With turning on, the maximum brightness is always set; with dimming, control is started from the minimum brightness. With repeated dimming, control is carried out in the same direction (e.g. "brighter"). - S 576 B With turning off, the selected brightness is stored and again set when the switch is turned on. Dimming starts at that stored value and the control direction is reversed with repeated dimming. - S 576 C With turning on, the maximum brightness is always set; with dimming, control is started from the minimum brightness. The control direction is reversed with repeated dimming. # Control behavior of the electronic dimmers S 576 A, B, C (schematic) α Conduction angle S Control signal: S Sensor touched A S 576 A V<sub>L</sub> Lamp voltage (=<0.4s;->0.4s) B S 576 B S Sensor not touched C S 576 C Figure 1 ### 2. Light switch \$ 576 D (see figure 2) Upon touching the sensor area (> 50 ms) the lamp is turned on or off alternatively with maximum brightness. The switching process is activated at the start of touching. Dimming or turning off the light via the clock input is also possible, as in the case with the dimmer. ### Control behavior of the electronic light switch S 576 D (schematic) Figure 2 ### External circuitry (see figure 3) The suggested circuit design of S 576 performs the following functions: - current supply for the circuit (R<sub>1</sub>, C<sub>2</sub>, D1, D2, C<sub>3</sub>) - filtered signal for synchronization of the internal time base (PLL circuit) with line frequency (R<sub>2</sub>, C<sub>4</sub>) - protection of the user (R<sub>8</sub>, R<sub>9</sub>) - sensitivity setting of the sensor (R<sub>7</sub>) - current limitation in the case of incorrect polarization of the extension (R<sub>5</sub>, R<sub>6</sub>). Both resistors can be omitted if no extension is connected. In this case, pin 6 must be interconnected with V<sub>nn</sub> (pin 7). - D3: reduction of positive voltages which may arise during the triggered state at the gate of some triacs, to values below V<sub>SS</sub>+0.5 V (refer to characteristic data). If suitable triacs are used, diode D3 can be omitted. (This feature of the triac depends on the anode current and on the internal resistance between G and A1, and can be measured and specified by the manufacturer). ### Application circuit S 576 Figure 3 ### **Extensions** All switching and control functions can also be performed from extensions which are connected to an extension input reserved for this purpose. The central unit and the extensions are equivalent. Electronic sensor switches or mechanical pushbutton switches can be connected to the extensions. During operation, H potential must be applied to the extension input for both line half waves. An electronic circuit suitable for this purpose, is shown in the application example (figure 4). The circuit operates as return delay and takes over the triggering of the switching transistors during the negative line half wave. - Response time approx. 2 ms - Return delay time approx. 30 ms - Protection against incorrect polarization (R<sub>1</sub>, D 1, Si) ### Application circuit: electronic extension Figure 4 ### Wireless remote control The connection of a wireless remote control to the extension is very easy. All functions of the S 576 can be performed with the aid of a single transmission channel. ## Slumber switch (clock input) In the unused state, the clock input is short-circuited to $V_{\rm SS}$ . A slumber switch can be obtained by applying an externally generated clock to this input. Each H L transition decrements the count of the internal brightness memory by one step. When the minimum brightness is reached, the clock turns the circuit to the OFF-state. The application example (figure 5) shows an oscillator circuit which can also be connected to the power supply of the electronic dimmer or light switch by means of S 576. The oscillator is enabled by touching the slumber switch sensor. Touching of the dimmer sensor disables the oscillator and, thereby, interrupts the automatic system. ### Circuitry - Oscillator with CMOS gates - T1 and T2 provide a steep switching transition at the input of gate G3 in order to minimize current consumption (< 100 μA)</li> - Setting of the clock frequency and thus setting of the dimming time with the RC network (R<sub>5</sub>, C<sub>2</sub>) - Sensitivity setting of the sensor area (R<sub>1</sub>) ## Application circuit: S 576 with a slumber switch Figure 5 ## Interference immunity A digitally determined immunity period of approximately 50 ms ensures a high interference immunity against electrical variations on the control inputs, and allows simultaneously an almost delay-free operation. Due to the special logic of the extension input, even large ground capacitances of the control line will not lead to interference. In the case of line interruption, the set switching state with the recommended external circuitry remains stored for about 1 s. After line interruptions for longer periods the circuit turns into the OFF-state. ### General information All stated time specifications refer to a line frequency of 50 Hz. In the case of a line frequency of 60 Hz, the periods are shortened accordingly. ### Three-tone chime SAB 0600 This IC generates the tone sequence of a 3-tone chime. The sound pattern is created by three harmonically tuned frequencies which are switched in succession to a summing point and decay individually in amplitude. The tone color is adjusted by an external RC network ( $R_1$ , $C_1$ , and $C_2$ ). An 8 $\Omega$ loudspeaker can be connected directly via a 100 $\mu$ F capacitor. An appropriate design of the loudspeaker housing (shaped as tube or horn) enhances the volume and tone quality and contributes to a pleasant, melodious sound. ### **Features** - Melodious sound - Few components required - Integrated output stage for 8 Ω loudspeaker - Standby current < 1 μA</li> ### Single-tone chime SAB 0601 and dual-tone chime SAB 0602 The two variants SAB 0601 and SAB 0602 were derived from type SAB 0600 by suppressing the last two tones or last tone, respectively, of the three-tone sequence. The SAB 0600 data applies correspondingly. | Maximum ratings | | Lower<br>limit B | Upper<br>limit A | | |-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------|---------------------------|-------------------| | Supply voltage Input voltage at E Neg. input current at E Load resistance at Q Current consumption at | V <sub>S</sub><br>V <sub>E</sub><br>-I <sub>E</sub><br>R <sub>L</sub> | -0.5<br>-0.5<br>7 | 11<br>V <sub>S</sub><br>2 | V<br>V<br>mA<br>Ω | | start of tone sequence } refer to end of tone sequence } measurement circuit Oscillator frequency at C (due to power dissipation) | $I_{ m SM} \ I_{ m SO} \ f_{ m OSC}$ | 6 | 90<br>35 | mA<br>mA<br>kHz | | Junction temperature<br>Storage temperature | T <sub>j</sub><br>T <sub>stg</sub> | -55 | 150<br>125 | °C | | Thermal resistance (system-air) | RthsA | + | 120 | K/W | | Operating range | | | | | | Supply voltage<br>Ambient temperature<br>Oscillator frequency at C | V <sub>S</sub><br>T <sub>amb</sub><br>f <sub>OSC</sub> | 7<br>0<br>6 | 11<br>70<br>100 | °C<br>kHz | | Characteristics | | min | typ | max | | | |------------------------------------------------------|--------------------|-----|------|----------------|-----|---| | $V_{\rm S} = 7$ V to 10 V; $T_{\rm amb} = 25$ °C | | | | | | ٠ | | Standby input current | $I_0$ | | <1 | 10 | μA | | | Supply current with open output | $I_{SO}$ | | 20 | 35 | mA | | | Max. output power at 8 Ω (tone 3) | Pa | į | 0.16 | | W | | | Max. output voltage at Q (tone 3) | $V_{\mathrm{Qpp}}$ | ł | 2.8 | 4.0 | ( V | | | Deviation of the max. individual | | - | | 1 | ĺ | | | amplifudes referred to tone 3 | $\Delta V_{QM}$ | 1 | ± 5 | J | % | | | Frequency variation of basic | | Ì | | 1 | Ì | | | oscillator with $R_1, C_1 = \text{const.}$ | $\Delta f_{o}$ | i | ± 5 | | % | | | Triggering voltage at E | V <sub>€</sub> | 1.5 | | V <sub>S</sub> | V | | | Input current at E ( $V_E = 6 \text{ V}$ ) | $I_{E}$ | 500 | 700 | | μA | | | Noise voltage immunity at E | $V_{ENpp}$ | | 0.3 | | V | | | Triggering delay at $f_0 = 13.2 \text{ kHz}$ | $t_{\mathbf{d}}$ | 2 | - | 5 | ms | | | $(t_d \text{ varies in inverse proportion to } t_o)$ | | ļ | ļ | ļ | | | | Min. value of external load resistor | $R_1$ | | 10 | | kΩ | | | Max. value of external load resistor | $R_1$ | 1 | 100 | | kΩ | | ## Measurement circuit Integral current consumption in the measurement circuit # Block diagram Figure 3 ## Typical application circuit Figure 4 ### Functional description The three frequencies – 660 Hz, 550 Hz, and 440 Hz – are obtained by dividing the output of a 13.2 kHz oscillator. One of these three frequencies is divided again to obtain the time base for the tone-decay process. From this time base, 4-bit D/A converters (one for each tone) generate the decay voltage with which the three tones are successively activated and, overlapping each other, are attenuated. The basic frequency is determined by an external *RC* network (pins R and C). The output stage can drive an 8 $\Omega$ loudspeaker with approximately 0.16 W via 100 $\mu$ F. The output voltage is of square shape. To obtain a melodions output tone as required, the higher harmonics may be reduced by shunting pin L through a suitable capacitor to ground. The output volume can be regulated here by means of a potentiometer. The circuit only draws current in the active state, and automatically switches off after the tones have decayed. The circuit is activated by a short pulse, between 1.5 V and $V_{\rm S}$ in amplitude, applied to the triggering connection E (pin 1). If the trigger voltage is still, or again, present when the tones have decayed, the three tones are repeated. The circuit is not activated when a trigger pulse on E is shorter than 2 ms (interference suppression). To prevent triggering of the circuit by cross-talk voltages, especially in case of long input lines, the noise voltage peaks should be limited to 0.3 V at the IC input. For this purpose the control line (possibly in front of a series resistor) can be shunted to ground through a suitable capacitor. ### Application for ac and dc triggering (figure 5) The input can alternatively be triggered with direct or alternating current. An internal diode circuit hereby short-circuits the input for negative halfwaves. The peak voltage of the positive halfwave is added to the battery voltage. A series resistor must be connected into the trigger line to limit the voltage at input E (pin 1) to a maximum value equal to $V_{\rm S}$ . The minimum input current at pin E of the SAB 0600 (pin 1) is 500 $\mu$ A at 6 V. If the voltage drop occurring at 500 $\mu$ A at the series resistor $R_3$ (figure 5) amounts to at least the ac peak voltage between A and B ( $\hat{V}_{AB} \sim$ ), the IC will be safe. The formula $$R_{3 \min} = \frac{\hat{V}_{AB \max}}{500 \mu A}$$ determines the lower limit for Rg. The upper limit for $R_3$ is determined by the lowest trigger voltage between A and 0 (pin 4). In the application shown in figure 5, this will be the battery voltage if the device is also to be operated independently of the bell system (triggering by short circuit of A and B). For reliable triggering, the SAB 0600 requires a current of at least 50 $\mu$ A with approx. 1.5 V at pin E. Assuming this current, the voltage drop at $R_3$ must, therefore, not exceed $V_S \sim 1.5$ V. The formula $$R_{3 \text{ max}} = \frac{V_{\text{S min.}} - 1.5 \text{ V}}{50 \, \mu\text{A}}$$ results in the upper limit for $R_3$ . ### Calculation example for the circuit in figure 5 max. $$V_{AB \text{ rms}} = 25 \text{ V}$$ max. $\hat{V}_{AB} = 25 \text{ V} \times \sqrt{2} = 35.4 \text{ V}$ $$R_{3 \text{ min}} = \frac{35.4 \text{ V}}{500 \text{ μA}} = 70.8 \text{ k}\Omega$$ min. $V_S = 6 \text{ V}$ (The operating range of the SAB 0600 may extend to 6 V for individual components). $$R_{3 \text{ max}} = \frac{6 \text{ V} - 1.5}{50 \,\mu\text{A}} = 90 \,\text{k}\Omega$$ In this example, a value of 82 k $\Omega$ ± 10% would be suitable for $R_3$ . Circuit for SAB 0600 application in home chime installations utilizing ac and dc triggering; adjustable sound and volume Figure 5 PCB layout information: Because of the high peak currents at $V_{\rm S}$ , Q, and 0 (ground) and to avoid RF oscillations, the lines should be designed in a flatspread way or as star pattern. Star points are the terminals of capacitor $C_4$ . ### Further details regarding the circuit in figure 5 Because an ohmic contact between A and B causes triggering of the chime, no bell may be connected in parallel to the chime. However, paralleling several chimes does not cause any problems. In older batteries, the higher internal resistance of the battery may cause voltage drops becoming apparent as distortions, $C_4$ serves as a buffer element expanding the service life of the battery. The trigger line connected to pin A acts – in open state – as antenna for noise pulses which could trigger the chime unintentionally. Capacitor $C_5$ will largely suppress such interference. If there is the risk of incorrect polarity connection when changing the battery, the battery line should be protected by a diode. For the selection of components, the following recommendations are given: ### Capacitors: ``` C<sub>1</sub>: 4.7 nF/≥ 10 V, \pm 5%; e.g. MKT C<sub>2</sub>: 100 nF/≥ 10 V, \pm 20%; e.g. MKT C<sub>3</sub>: 100 \muF/≥ 6.3 V, \pm 100/−10%; e.g. aluminum electrolytic C<sub>4</sub>: 100 \muF/≥ 10 V, \pm 100/−10%; e.g. aluminum electrolytic ``` # Resistors: $R_3$ : 82 k $\Omega$ /0.1 W, $\pm$ 10%, carbon film resistor $C_5$ , $C_6$ : 330 nF/ $\geq$ 50 V, + 100/-20%; e.g. ceramic $R_1$ : When a fixed resistor is used, 0.1 W $\pm$ 5% metal film resistor. DIP 8 The audible signal device SAE 0700 generates two tone frequencies in a ratio of approx. 1.4:1 that follow one another in a periodic sequence. The tone frequency can be varied throughout a range between 100 Hz and 15 kHz by an external resistor. The switching frequency of 0.5 to 50 Hz is set by an external capacitor. The SAE 0700 can be used to drive either a loudspeaker or a piezo-ceramic transducer. The SAE 0700 can be supplied with voltage in two ways: - 1. rms ac voltage from 10 V - 2. dc voltage from 9 to 25 V The SAE 0700 issues the tone sequence for as long as the supply voltage is applied. After application of the supply voltage, the tone sequence commences with the higher of the two tones. ### **Features** - Direct ac-voltage feeding possible through integrated bridge rectifier - Integrated overvoltage protection through Z diode, approx. 28 V - Bridge rectifier provides for protection against incorrect polarity in dc operation - Few external components (one resistor and one capacitor minimum) Block diagram (with external components for dc supply) Figure 1 ### **Functional description** The audible signal device SAE 0700 (see blook diagram, fig. 1) includes the following functional blocks: - bridge (for voltage supply) and overvoltage protection - threshold circuit - switching-frequency generator - tone-frequency generator - output stage **Bridge rectifier:** The bridge rectifier enables direct feeding with ac voltage or dc voltage (independent of polarity). DC-voltage supply without integrated bridge is also possible via pins $V_{\rm DC}$ and GND. If the voltage is supplied via the bridge, the input voltage $V_{81}$ should be dimensioned such that at least 9 V appear at the pin $V_{\rm DC}$ (also with output loading). It should also be noted that in the case of voltage supply via the bridge, the maximum output current has to be limited to 50 mA. Response of the SAE 0700 as a result of spikes on the AC line is prevented by a built-in initial resistance $R_{\rm INI}$ . In a voltageless condition $R_{\rm INI}$ provides for discharging the storage capacitor of $V_{\rm DC}$ to ground. The Z diode following the bridge serves as overvoltage protection. The bridge circuitry shown in **figure 2** efficiently protects the SAE 0700 against damage as a result of the following voltage values: - overvoltages in acc. with VDE 0433 (2 kV 10/700 μs) - ac voltages up to 220 V/50 Hz for a duration of 30 s Figure 2 **Threshold circuit:** With a threshold voltage of typically 8.6 V this ensures that the SAE 0700 is not activated by noise pulses. **Switching-frequency generator:** This switches periodically between the two frequencies produced by the tone-frequency generator. Wiring with a capacitor $C_S$ produces a switching frequency $f_S$ according to the following formula: $$f_{\rm S}$$ [Hz] = $\frac{750}{C \text{ [nF]}} \pm 25\%$ (valid from 0.5 to 50 Hz) **Tone-frequency generator:** This generates a squarewave voltage with the two tone frequencies $f_{T1}$ and $f_{T2}$ . The basic frequency $f_{T1}$ and the second tone frequency $f_{T2}$ are calculated according to the following formulae: $$f_{\text{T1}} \, [\text{Hz}] = \; \frac{2.72 \times 10^4}{R \, [\text{k}\Omega]} \, \pm 25\% \;\;\;\;\; \text{(valid from 0.1 to 15 kHz)}$$ $$f_{T2} \text{ [Hz]} = f_{T1} \times (0.725 \pm 5\%)$$ The tone-frequency generator is temperature-compensated for better stability. **Output stage:** This boosts the generated tone voltage for direct driving of a piezo-ceramic transducer or a loudspeaker, possibly across a dropping resistor. # Pin configuration | Pin No. | Symbol | Function | |---------|------------------|-----------------------------------------| | 1 | V <sub>AC2</sub> | AC-voltage input | | 2 | GND | Ground | | 3 | Cs | Connection for capacitor C <sub>S</sub> | | 4 | $R_{T}$ | Connection for resistor R <sub>T</sub> | | 5 | Q | Output | | 6 | N.C. | Not connected | | 7 | $V_{\rm DC}$ | DC-voltage input | | 8 | V <sub>AC1</sub> | AC-voltage input | | Maximum ratings | | Lower<br>limit | Upper limit | | |----------------------------------------------------|------------------------|----------------|----------------------|-----| | Voltage at pin 7 | $V_{\rm DC}$ | -0.5 | 26 | v | | Voltage at pin 3 | V <sub>3 2</sub> | -0.5 | 5.5 | V | | Voltage at pin 4 | V <sub>4 2</sub> | -0.5 | 7 | V | | Output voltage at pin 5 | $v_{o}^{r}$ | 0.5 | V <sub>DC</sub> +0.5 | V | | AC voltage at pin 8 and 1 | • | | | | | (peak value) | $V_{AC}$ | | 28 | ٧ | | Input current of bridge | $I_{8,1}$ | -50 | 50 | mA | | AC input current of bridge | $I_{8.1\mathrm{rms}}$ | | 25 | mA | | Output current | 2 111110 | | | | | (50 μs, duty cycle 1 : 10) | $I_{\mathrm{Q}}$ | -100 | 100 | mA | | Output current | $I_{\rm Q,rms}$ | | 50 | mA | | Total power dissipation (T <sub>amb</sub> = 25 °C) | $P_{\text{tol}}$ | | 0.8 | W | | Junction temperature | T, T | ļ | 150 | °C | | Storage temperature | T,<br>T <sub>stg</sub> | -40 | 125 | °C | | Thermal resistance (system-air) | R <sub>th SA</sub> | | 120 | K/W | | Operating range | | | | | | Supply voltage | V- a | l a | 1 25 | LV | | + p | | | | | |---------------------|-----------------|-----|----|-----| | Supply voltage | $V_{ m DC}$ | 9 | 25 | Į V | | Tone frequency | f <sub>T1</sub> | 0.1 | 15 | kHz | | Ambient temperature | $T_{\sf amb}$ | -25 | 85 | °C | | Characteristics $T_{amb} = -25$ °C to 85 °C | · | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |-----------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------|----------------------|----------------------|------------------|-----| | Current consumption | $I_{ m DC}$ | $V_{DC} = 9 \text{ V to } 25 \text{ V},$<br>w/o load | | 1.5 | 1.8 | mA | | Switching threshold | V <sub>DC ON/OFF</sub> | | 8 | 8.6 | 9 | V | | Initial resistance | R <sub>INI</sub> | see characteristic, figure 3 | 3.5 | 4.7 | 6 | kΩ | | Output-voltage swing | $V_{\alpha}$ | $I_{\rm O} = \pm 10 \mathrm{mA}$ | V <sub>DC</sub> −3.7 | V <sub>DC</sub> −3 | | V | | Tone frequency | f <sub>T 1</sub> | $V_{DC} = 15 \text{ V}, V_{32} = 0 \text{ V},$<br>$R_T = 16 \text{ k}\Omega$ | 1.275 | 1.700 | 2.125 | kHz | | Switching frequency<br>Tone frequency ratio<br>Temperature<br>coefficient of tone | $f_S$ $f_{T1}/f_{T2}$ | $V_{DC} = 15 \text{ V, } C_S = 100 \text{ nF}$ | 5.6<br>1.31 | 7.5<br>1.38 | 9.4<br>1.45 | Hz | | frequencies | TC <sub>f</sub> | | | 8 x 10 <sup>-4</sup> | | K-1 | # Characteristic curves I<sub>pc</sub> # Tone frequencies $f_{\rm T,1}$ and $f_{\rm T,2}$ versus resistance $R_{\rm T}$ ## Switching frequency $f_{\rm S}$ versus capacitance C<sub>S</sub> # 8 Bit CMOS Analog-to-Digital Converters with 8-Channel Multiplexers SDA 0808 A SDA 0808 B Preliminary Data DIP 28 The SDA 0808 A;B is a monolithic CMOS device with a single supply of 5 V DC, 8 bit analog to digital converter, 8-channel analog multiplexer and microprocessor compatible control logic and 8 bit data bus. It is a pin to pin compatible device to the data acquisition component ADC 0808/0809. The SDA 0808 A;B has the method of successive approximation with a capacitor network as the conversion technique. The converter features a temperature stabilized differential comparator, 8-channel multiplexer for 8 analog inputs and a sample & hold circuit. The device needs no external offset or gain adjustments. Easy interfacing to microprocessors is provided by 3 bit addresslatch, 8 bit data-outputlatch and 8 bit TRI STATE databus. ### **Features** - Resolution 8 bits - Total unadjusted error ± 1/2 LSB - · No missing codes - Conversion time 15μs - Single supply 5 V DC - 8-channel multiplexer with latched control logic - Easy interface to all microprocessors, or operates stand alone - 0 V to 5 V analog input voltage range - · No offset or gain adjust required - · Latched TRI STATE output - Oututs meet TTL voltage level specifications - CMOS low power consumption - 28 pin P-DIP standard package # Pin Designation | Pin No. | Function | Symbol | |----------|------------------------|----------------| | 1 to 5 | Analog inputs | AIN 3 to AIN 7 | | 6 | Start of conversion | SOC | | 7 | End of conversion | EOC | | 8 | Digital output signal | 2-5 | | 9 | Output enable | OEN | | 10 | External clock input | CLK | | 11 | Pos. supply voltage | VDD | | 12 | Pos. reference voltage | REF(+) | | 13 | Ground | GND | | 14 to 15 | Neg. reference voltage | REF (-) | | 17 to 21 | Digital output signals | 2-8 to 2-1 | | 22 | Address latch enable | ALE | | 23 to 25 | Address inputs | ADD 2 to ADD 0 | | 26 to 28 | Analog inputs | AIN 0 to AIN 2 | ### **Functional Description** ### The Converter The converter is partitioned into 3 major sections: An approx. 50 pF capacitor network as a sample & hold circut, the successive approximation register and the comparator. The capacitor network includes a correction, so that the first output transition occurs when the analog signal has reached $\pm 1/2$ LSB. The A/D converter's successive approximation register (SAR) is reset on the positive edge of the start of the conversion (SOC) pulse. The conversion is begun after the falling edge of the start of conversion pulse with the next rising edge of the external clock signal. A conversion in progress will be interrupted by a new start of conversion pulse. The logical end of conversion output (EOC) will go low after the rising edge of the start of conversion pulse. It is set to logical one with the first rising edge of the external clk after the internal latch pulse. The autozeroed, high resolution, low drift comparator makes the A/D converter extremely insensitive to temperature errors. ## A/D Converter Timing After a conversion has been started, the analog voltage at the selected input channel is sampled for 10 external clock cycles which will then be held at the sampled level for the rest of the conversion time. The external analog source must be strong enough to source the current in order to load the sample & hold capacitance, being approximately 50 pF, within those 10 clock cycles. Conversion of the sampled analog voltage takes place between the 11th and 18th clock cycle after sampling has been completed. In the 19th clock cycle the converted result is moved to the output data latch. With the leading edge of the 20th clock cycle the end of conversion signal is set. ## Multiplexer The device provides eight multiplexed analog input channels. A particular input channel is selected by using the address decoder. Table I shows the input states for the address lines to select any channel. The address is latched on the low to high transition of the ALE signal. Table I: | Ad | dress lin | ies | Selected Analog Channel | |------|-----------|------|-------------------------| | AD 2 | AD 1 | AD 0 | AIN | | L | <u>L</u> | L | AIN O | | L | L | Н | AIN 1 | | L | Н | L | AIN 2 | | L | Н | Н | AIN 3 | | Н | L | L | AIN 4 | | Н | L | Н | AIN 5 | | Н | Н | L | AIN 6 | | Н | Н | Н | AIN 7 | ### Absolute maximum ratings | | | Lower<br>Iimit B | Upper<br>limit A | | |--------------------------------------------------------------|-------------|------------------|--------------------|----| | Supply voltage (see Note 1) | Vcc | | 6.5 | V | | Input voltage range | $V_1$ | -0.3 | $V_{\rm CC} + 0.3$ | V | | Continuous total power dissipation | | | | | | (at or below 25°C free-air temperature range) | | | 875 | mW | | Operating free-air temperature range | | | | } | | SDA 0808A | $T_{A}$ | 40 | 85 | °C | | SDA 0808B | $T_{A}$ | - 40 | 125 | °C | | Storage temperature range | | - 65 | 150 | °C | | Note 1: All voltage values are with respect to network group | and termina | , | | | | Note I. All foliage failes are with respect to network grow | and remains | ., | | | # **Recommended operating conditions** $V_{CC} = 5V; T_A = 25°C$ | | test cond. | min | typ | max | unit | |----------------------------------|---------------------------------------|-----|-----|-----------------------|------| | Supply voltage | Vcc | 4.5 | 5 | 6 | v | | Positive reference voltage | V <sub>REF+</sub> (see Note 3) | | Voc | V <sub>CC</sub> + 0.1 | V | | Negative reference voltage | V <sub>REF</sub> _ | | 0 | - 0.1 | V | | Differential reference voltage | $\Delta V_{REF} = V_{REF} + -V_{REF}$ | | 5 | | V | | Start pulse duration | t <sub>wisi</sub> | 200 | | | ns | | Address load control pulse width | tw(ALC) | 200 | | | пѕ | | Address setup time | t <sub>su</sub> | 50 | | | ns | | Address hold time | <i>t</i> <sub>h</sub> | 50 | | | ns | | Clock frequency | $f_{ m clock}$ | 10 | 640 | 1500 | kHz | Note 3: Care must be taken that this rating is observed even during power up # Electrical characteristics over recommended operating free-air temperature range $V_{CC} = 4.75 V$ to 5.25V (unless otherwise noted) ### **Total device** | control inputs $V_{IL} V_{CC} = 5V$ $V_{CC} $V_{C$ | High-level input voltage,<br>control inputs<br>Low-level input voltage, | $V_{IH}$ | V <sub>CC</sub> = 5V | V <sub>CC</sub> – 1.5 | | | v | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------|-------------------------------|-----------------------|------|----|----| | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | . 5. | $V_{\rm IL}$ | $V_{\rm CC} = 5V$ | | 1.5 | ļ | V | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | High-level output voltage | $v_{ m oh}$ | $I_{\rm O} = -360 \mu A$ | $V_{\rm CC} - 0.4$ | | | V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Low-level output voltage | | | | | ļ | | | Off-state (High impedance-state) $I_{OZ} V_O = 5V$ output current $I_{OZ} V_O = 0$ $-3$ $\mu A$ Control input current at maximum input voltage $I_1 V_1 = 5V$ $I_1 \mu A$ Low-level control input current $I_{IL} V_1 = 0$ $-1$ $\mu A$ Supply Current $I_{CC} f_{clock} = 640 \text{ kHz}$ $0.3 3 mA$ Input capacitance, control inputs $C_1 T_A = 25^{\circ}C$ $10 15 pF$ | Data outputs | $V_{OL}$ | $I_0 = 1.6 \text{mA}$ | | 0.45 | ŀ | V | | output current $I_{OZ}$ $V_O=0$ $-3$ $\mu A$ Control input current at maximum input voltage $I_1$ $V_1=5V$ $1$ $\mu A$ Low-level control input current $I_{IL}$ $V_1=0$ $-1$ $\mu A$ Supply Current $I_{CC}$ $I_{clock}=640$ kHz $I_{cl$ | End of conversion | $V_{OL}$ | $I_0 = 1.2 \text{mA}$ | | 0.45 | | V | | Control input current at maximum input voltage $I_1$ $V_1 = 5V$ 1 1 $\mu A$ Low-level control input current $I_{IL}$ $V_1 = 0$ 5 Supply Current $I_{CC}$ $I_{Clock} = 640 \text{ kHz}$ 10 0.3 3 mA pF | Off-state (High impedance-state) | OZ | $V_0 = 5V$ | | 3 | 1 | μΑ | | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | output current | loz | $V_0 = 0$ | | -3 | } | μA | | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | Control input current at maximum | | | | l | | | | Supply Current $I_{CC}$ $f_{clock} = 640 \text{ kHz}$ 0.3 mA Input capacitance, control inputs $C_1$ $T_A = 25 ^{\circ}\text{C}$ 10 15 pF | input voltage | $I_1$ | $V_1 = 5V$ | | 1 | ł | μΑ | | Input capacitance, control inputs $C_1$ $T_A = 25$ °C 10 15 pF | Low-level control input current | $I_{\rm IL}$ | $V_1 = 0$ | | -1 | 1 | μA | | | Supply Current | /cc | $f_{clock} = 640 \text{ kHz}$ | | 0.3 | 3 | mA | | Output capacitance data outputs $C_0 = T_0 = 25^{\circ}C$ 10 15 p.E. | Input capacitance, control inputs | $C_1$ | $T_A = 25$ °C | | 10 | 15 | pF | | Cathat cahacitatics, data cathatic CO 14-20 C | Output capacitance, data outputs | $c_{o}$ | $T_A = 25$ °C | | 10 | 15 | pF | | Resistance from pin 12 to pin 16 $\hspace{1cm}$ 1 1000 $\hspace{1cm}$ k $\hspace{1cm}$ | Resistance from pin 12 to pin 16 | | | 1 | 1000 | - | kΩ | # Analog multiplexer $V_{CC} = 5V$ ; $T_A = 25$ °C | | | test cond. | min | typ | max | unit | |---------------------------------------|------------------|--------------------------------------------------------------------------|-----|-------------|-----------|--------------------------| | Channel on-state current (see Note 4) | Ion | $V_1 = 5V$ ,<br>$f_{clock} = 640$ kHz<br>$V_1 = 0V$ . | | | 2 | μΑ | | Channel off-state-current | l <sub>off</sub> | $f_{\text{clock}} = 640 \text{kHz}$<br>$V_{\text{CC}} = 5 \text{V}$ | | | -2 | μΑ | | | | $T_A = 25$ °C, $V_1 = 5V$<br>$V_{CC} = 5V$ ,<br>$T_A = 25$ °C, $V_1 = 0$ | i | 10<br>- 200 | 200<br>nA | nA | | | | $V_{CC} = 5V, V_1 = 5V$<br>$V_{CC} = 5V, V_1 = 0$ | | | 1 -1 | μ <b>Α</b><br>μ <b>Α</b> | Note 4: Channel on state current is primarily due to the bias current into or out of the threshold detector, and it varies with clock frequency. ## Operating characteristics $T_A = 25$ °C, $V_{CC} = V_{REF+} = 5V$ , $V_{REF-} = 0V$ , $f_{clock} = 640$ kHz (unless otherwise noted) | | | SDA 0 | A808 | | SDA 0 | 8088 | | | |--------------------------------------------------|-----------------------------------------------|-------|--------|-------|-------|--------|-------|------| | | test cond. | min. | typ. | max. | min. | typ. | max. | unit | | Supply voltage sensitivit | $yV_{CC} = V_{REF+} = 4.75V$ | | | | | | | | | ksvs | to 5.25V, $T_A = -40$ °C to | | | | | 1 | | | | | 85°C, (see note 5) | | ± 0.05 | | | ± 0.05 | | %/V | | Linearity error (see note | 6) | | ± 0.25 | | | ± 0.25 | | LSB | | Zero error (see note 7) | | | ± 0.25 | | | ± 0.25 | | LSB | | Total unadjusted error | T <sub>A</sub> = 25 °C | 1 | ± 0.25 | ± 0.5 | 1 | ± 0.25 | ±0.5 | LSB | | (see note 8) | $T_A = -40$ °C to $+85$ °C | | ± 0.5 | | | | ļ | LSB | | | $T_{A} = -40$ °C to $+125$ °C | • | | | | | ± 0.5 | L\$B | | Output enable time $t_{en}$ | $C_L = 50 \text{pF}, R_L = 10 \text{k}\Omega$ | ļ | 80 | 250 | | 80 | 250 | ns | | Output disable time tdis | $C_L = 10 \text{pF}, R_L = 10 \text{k}\Omega$ | | 105 | 250 | | 105 | 250 | ns | | Conversion time fconv | $f_{\text{clock}} = 1.5 \text{MHz},$ | ł | 15 | 16 | | 15 | 16 | μS | | | (see note 10) | • | | | | | | | | Delay time, end of $t_{d(EO)}$ conversion output | c) (see notes 9 and 10) | 0 | | 14.5 | 0 | | 14.5 | μS | #### Notes: voltage. - 5 Supply voltage sensitivity relates to the ability of an analog to digital converter to maintain accuracy as the supply voltage varies. The supply and V<sub>REF+</sub> are varied together and the change in accuracy is measured with respect to full-scale - 6 Linearity error is the maximum deviation from a straight line through the end points of the A/D transfer characteristic. 7 Zero error is the difference betweent he output of an ideal converter and the actual A/D converter for zero input - 8 Total unadjusted error is the maximum sum of linearity error, zero error, and full scale error. - 9 For clock frequencies other than 640 kHz, $t_{\rm d(EOC)}$ maximum is 8 clock periods plus 2 $\mu$ s. - 10 Refer to the operating sequence diagram. **DIP 18** The SDA 2008 IC represents a follow-on development of the infrared transmitter IC SAB 3210. It includes a disconnectable 8-stage divider, thus enabling the oscillator to operate up to 500 kHz with a ceramic oscillator instead of an LC circuit. ### **Features** - Complete security of the keyboard against operating errors - Instruction extension up to 60 instructions is possible by using diodes and by means of a shift key (keyboard changeover) - Start bit programmable by external voltage - Wide supply voltage range between 5 V and 16 V - Low current consumption, typically 3 mA. The battery can be switched off by an external transistor - No external column resistors necessary ### **Maximum ratings** all voltages referred to $V_{\rm DD} = 0 \text{ V}$ | Supply voltage | $V_{SS}$ | 18 | l v | |------------------------------|------------------|------------|-----| | Input voltage | $V_{i}$ | 18 | V | | Power dissipation per output | $P_{\alpha}$ | 100 | mW | | Total power dissipation | P <sub>tot</sub> | 500 | mW | | Storage temperature range | $T_{\rm sto}$ | -40 to 125 | °C | ## Operating range referred to $V_{\rm DD} = 0 \text{ V}$ | Supply voltage | V <sub>SS 1</sub> | 5 to 16 | v | |------------------------------|-------------------|-----------|----| | Supply voltage <sup>1)</sup> | V <sub>SS 1</sub> | 5.5 to 16 | v | | Ambient temperature | T <sub>A</sub> | 0 to 70 | °C | <sup>1)</sup> Instruction extension with diodes | Cha | ract | eristics | |-----|------|----------| | | | | all voltages referred to $V_{\rm DD}$ | | | min | typ | max | <u></u> | |--------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------|-----|-------|---------------------------------------| | Supply current | <i>I</i> <sub>6</sub> | | 3 | 7 | mA | | (outputs not connected) Leakage current, total current of outputs Ca, Cb, Cc, Cd, ETA, IRA (refer to test circuit) | $I_{2,3,4,5,7,8}$ | | | 1 | μА | | Inputs Oscillator input CLK ( | | | | | | | Operating frequency with prescaler | f <sub>17</sub> | 160 | | 560 | kHz | | Operating frequency for external clock with disconnected prescaler | f <sub>17</sub> | 20 | | 70 | kHz | | IRA remote control signal output | | | | | | | H output voltage<br>(refer to test circuit) | V <sub>qH8</sub> | V <sub>SS</sub> 5 | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | $I = 4 \text{ mA}$ ; $V_{SS} = 6 \text{ V}$<br>H resistor with respect to $V_{SS}$ | $R_{qH8}$ | 100 | 1 | | Ω | | ETA switch-on transistor output | | | | | | | H output current $V_{q7} = V_{SS} - 4 \text{ V}$ | $I_{ extsf{q} extsf{H7}}$ | 100 | | 10000 | μΑ | # Row input 1 to 8 (internal pull-high resistors) Instructions can be transmitted by connecting the respective row input with the corresponding column output (refer to instruction set). Operating errors, such as connecting more than one respective row and column are recognized and transmission is interrupted. Only exception: instruction extension with row 8 (see input, keyboard). The connection can include as max, resistance a silicon diode junction in forward direction and a 100 $\Omega$ resistance in series. Minimum resistance is zero. ### **ETA** input The ETA input is connected to the supply voltage via the base-emitter diode of the NPN switching transistor for normal transmitting operations. ### PPIN program input If the PPIN input is joined with the corresponding column output or with the IRA output (in this case = $33 \text{ k}\Omega \leq R_{\text{IRA}} \leq 47 \text{ k}\Omega$ ) the output mode can be changed in accordance with the table "PPIN connections". ### Example 33 k $$\Omega \le R_{\rm IRA} \le 47$$ k $\Omega$ $R_1R_2 \le 100$ $\Omega$ D1, D2 = $V_1 \le 0$ -8 V at $I_F = 0.1$ mA and $T_{\rm Amin}$ ### **Description of function** The SDA 2008 IC operates as a transmitter for the infrared remote control system IR 60. The PMOS circuit contains a control output for an NPN transistor which deactivates the supply voltage if the keyboard is not activated (i.e. no row is in "low" state). ### Input, keyboard The transmitter contains an input matrix of 8 rows and 4 columns. In order to input an instruction, a row must be connected to a column. Thus, the transmitter is switched on and the appropriate instruction is sent. Without further measures it is possible to issue up to 32 instructions. The instruction set can be extended up to 60 either with the aid of additional diodes (for this purpose 2 diodes are required for each 4 additional instructions) or up to 62 instructions with a shift key. In both cases the additional connection (diodes to row 8 or shift key) is necessary prior to issuing the first instruction — after that the originally allocated instruction is sent independent of the additional connection. As a fifth matrix column, $-V_S$ can be used to input the instructions 40 to 47 (without external diode connection using only one key, each). ### Operating error The circuit includes a security lock against multi-operations (several keys are depressed simultaneously). An exception is the double operation inside a column with one of the rows 1 to 7 and row 8, since this combination is used in order to extend the instruction set with the aid of diodes. After transmission of the first infrared instruction after the startbit, this double operation is locked as well. ### Start instruction, end instruction After the switch-on, the instruction No. 62 is issued as start instruction thus indicating to the receiver the start of the instruction transmission. In case of an operating error, this instruction is generated by the security lock. If the key or keys are released, the selected instruction is sent once more (depending upon the exact instant of release) while the instruction No. 62 is sent once as stop before the supply voltage is switched off. Safety measures prevent to change an instruction to any other than instruction No. 62. ### Output The transmitter encodes the input in bi-phase code (refer to timing diagram). Prior to the 6 information bits, a presignal and a startbit which can be selected via PPIN, are sent. The presignal enables proper control of the preamplifier on the receiver side, whereas the startbit is used for receiver discrimination. Thus it is possible to control a TV set and a radio in one room independently of each other with the same remote control system. The output signal is carried at 1/16 of the clock frequency ( $f_{CLK}/16$ ) and a pulse duty factor of 1:4. With the help of corresponding wiring of the program input PPIN, the carrier can be switched off. Thus any other external carrier can be used. ### Instruction interval The interval between two given instructions (except the start instruction) is approximately 12 times the instruction length (incl. presignal) or 35536 CLKI clocks, respectively. This interval can be reduced to 30976 CLKI clocks in order to obtain diminished instruction intervals at lower clock frequencies. ### Operation at low clock frequency The prescaler (divide by 8) can be switched off. Thus, operation is possible at a clock frequency of approx. 500 kHz or 62.5 kHz, as required. The prescaler can only be switched off if — at low resistance — the IRA output is not forced to low (by means of a base-emitter space), e.g. in the case of wiring for front-end control. ### Operation without switching transistor During operations with a fixed supply voltage (ETA = low), the columns a to d are periodically interrogated (H pulse) in the normal sequence (as if an instruction is emitted) in order to permit an external synchronization. After the supply voltage began to rise at 0 V, the flow of control is brought into a definite state and starts column interrogation. After having recognized a row in the "low" state, the flow of control is reset – then the flow corresponds until disconnection to the flow present during battery operations. After transmission has ended, the flow of control continues column interrogation, however, without any further output to IRA. ### Multitransmitter operation Without great increase in external circuitry, it is possible to cascade two SDA 2008 ICs so that they can be multiplexed to give out the instructions. For this purpose, the automatic resetting of the flow control and the instruction register are utilized which become effective as soon as both columns a and b are on high. #### **PPIN** connections | Connect with: | Function | |---------------|---------------------------------------------------| | Column a | Shift into second instruction group (bit F = "1") | | Column b | Shortened instruction interval | | Column c | Startbit = "0" | | Column d | No carrier of the IRA signal | | IRA | Bridging the prescaler | (In the case of combinations of these functions, decoupling with diodes according to figure PPIN connection is necessary). | $ETA = V_{OD}$ | Operation at constant supply voltage. If no row is set to "low", IRA is without output, however permanent column interrogation. | |---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | ETA to base of the voltage commutation transistor | Normal battery operation including disconnection of the supply voltage after the end instruction at open row combination. | #### Instruction set No diodes at row 8 unshifted | unsnitt | ea | | | |---------------|-------------|-----|-----| | Instr.<br>No. | Code<br>FED | CBA | Key | | 0 | 000 | 000 | 1a | | 1 | 000 | 001 | 1b | | 2 | 000 | 010 | 10 | | 3 | 000 | 011 | 1d | | 4 | 000 | 100 | 2a | | 5 | 000 | 101 | 2b | | 6 | 000 | 110 | 2c | | 7 | 000 | 111 | 2d | | 8 | 001 | 000 | За | | 9 | 001 | 001 | 3b | | 10 | 001 | 010 | 3c | | 11 | 001 | 011 | 3d | | 12 | 001 | 100 | 4a | | 13 | 001 | 101 | 4b | | 14 | 001 | 110 | 4c | | 15 | 001 | 111 | 4d | | 16 | 010 | 000 | 5a | | 17 | 010 | 001 | 5b | | 18 | 010 | 010 | 5c | | 19 | 010 | 011 | 5d | | 20 | 010 | 100 | 6a | | 21 | 010 | 101 | 6b | | 22 | 010 | 110 | 6c | | 23 | 010 | 111 | 6d | | 24 | 011 | 000 | 7a | | 25 | 011 | 001 | 7b | | 26 | 011 | 010 | 7c | | 27 | 011 | 011 | 7d | | 28 | 011 | 100 | 8a | | 29 | 011 | 101 | 8b | | | | | | No diodes at row 8 shifted With diodes at row 8 unshifted/shifted | Instr.<br>No. | Code<br>FED | CBA | Key | |---------------|-------------|-----|-----| | 32 | 100 | 000 | 81a | | 33 | 100 | 001 | 81b | | 34 | 100 | 010 | 81c | | 35 | 100 | 011 | 81d | | 36 | 100 | 100 | 82a | | 37 | 100 | 101 | 82b | | 38 | 100 | 110 | 82c | | 39 | 100 | 111 | 82d | | 40 | 101 | 000 | 83a | | 41 | 101 | 001 | 83b | | 42 | 101 | 010 | 83c | | 43 | 101 | 011 | 83d | | 44 | 101 | 100 | 84a | | 45 | 101 | 101 | 84b | | 46 | 101 | 110 | 84c | | 47 | 101 | 111 | 84d | | 48 | 110 | 000 | 85a | | 49 | 110 | 001 | 85b | | 50 | 110 | 010 | 85c | | 51 | 110 | 011 | 85d | | 52 | 110 | 100 | 86a | | 53 | 110 | 101 | 86b | | 54 | 110 | 110 | 86c | | 55 | 110 | 111 | 86d | | 56 | 111 | 000 | 87a | | 57 | 111 | 001 | 87b | | 58 | 111 | 010 | 87c | | 59 | 111 | 011 | 87d | Special group unshifted/shifted 011 110 011 111 8с 8d | instr.<br>No. | Code<br>FED CBA | Key | |---------------|-----------------|-----| | 40 | 101 000 | 1L | | 41 | 101 001 | 2L | | 42 | 101 010 | 3L | | 43 | 101 011 | 4L. | | 44 | 101 100 | 5L | | 45 | 101 101 | 6L | | 46 | 101 110 | 7L | | 47 | 101 111 | 8L | 111 110 end instructions #### Instruction interval (prescaler switched on) | Interval | Interval in<br>CLKI clocks | Interval in ms<br>f <sub>CLKI</sub> = 500 kHz | PPIN connected to column b | |----------|----------------------------|-----------------------------------------------|----------------------------| | Normal | 65536 | approx. 131 | | | Reduced | 30976 | approx. 62 | x | #### Definition of the instruction interval #### Hints for special functions | | IR remote control<br>TV/radio sets | Front-end operation<br>TV/radio sets | Transmission via<br>AF cable | Remote control for<br>model rail way | Typewriter keyboard | Time programmable remote control | TV games | Light switch<br>remote control | |--------------------------------|------------------------------------|--------------------------------------|------------------------------|--------------------------------------|---------------------|----------------------------------|----------|--------------------------------| | Start bit changeover | x | x | х | х | х | х | x | | | Shift into second group | х | х | х | х | | х | х | | | Diode matrix | х | х | х | х | х | х | х | | | Special instruction group | x | x | х | х | x | x | x | | | No carrier | | x | х | | x | | | | | Bridged prescaler | | х | | | | | | | | Shortened instruction interval | | | × | х | | | | | | No debounce delay | | | | | | | | x | | Special connection | | | × | | x | x | | | ## Pin description | Pin | Function | |-----|-----------------------------------| | 1 | V <sub>SS</sub> , +supply voltage | | 2 | Column a | | 3 | Column b | | 4 | Column c | | 5 | Column d | | 6 | V <sub>DD</sub> , —supply voltage | | 7 | ETA (switch-on transistor output) | | 8 | IRA (infrared output) | | 9 | Row 1 | | 10 | Row 2 | | 11 | Row 3 | | 12 | Row 4 | | 13 | Row 5 | | 14 | Row 6 | | 15 | Row 7 | | 16 | Row 8 | | 17 | CLKI (oscillator input) | | 18 | PPIN (programming input) | ## Oscillator connection ## Leakage current, total current (test circuit) # IRA remote control signal output (test circuit) ## Biphase coding from instruction 011001 Exact Pulse Train of a Burst for 1): # Actuating a key (e.g. 1a), $t_{\rm CLKI} = 500 \ \rm kHz$ # Releasing a key (1a), $t_{\rm CLKI} = 500 \ \rm kHz$ # Instruction interval, $f_{\rm CLKI} = 500 \, \rm kHz$ ## PPIN at IRA (bridged prescaler) $f_{CLKI} = 62.5 \text{ kHz}$ # PPIN at column b (shortened instruction interval) $f_{\rm CLKI} = 500 \ {\rm kHz}$ ## **PPIN** connection # Extension for 60 instructions with additional diodes # $-V_{\rm S}$ as fifth matrix column # **Application circuit** - 1) Shift key - 2) Connection for shortened instruction interval - 3) Start bit changeover If only one of these three possibilities is used, no diode is required. # **Application-Oriented Single-Chip Microcomputers** SDA 2040 SDA 2060 SDA 2080 DIP 40 #### Features - Upgraded 8-bit CPU as compared to SAB 8051 - +5V supply voltage - On-chip 4K/6K/8Kbyte ROM - 128 byte internal RAM 64 Kbyte RAM can be connected externally (internal and external RAM can be used simultaneously) - 1 μs internal cycle with 12 MHz clock frequency - 34 bidirectional I/O ports: - two 8-bit ports - one 8-bit multifunction port - one 8-bit port with 15 mA current sink per output (suited for direct LED MUX control) - One serial I<sup>2</sup>C bus interface (2-bit port open drain) suited for multi-master operation - Input for direct modulated digital infrared signal processing (optimum carrier frequency is approx. 30 kHz) - Powerful interrupt structure with 5 sources and 2 hierarchy levels - Instruction set downward-compatible with existing programs for SDA 2010/2030/2110 - Power-down mode with internal RAM data retention and reduced power consumption - Two 16-bit timers/counters - Instructions for direct multiplication or division, execution time only 4 μs - Boolean processor implementable for pure controlling tasks #### Circuit description The three components SDA 2040/2060/2080 are identical with respect to pin configuration and functions, they differ, however, in the size of the program memory. This enables an individual matching to system requirements. Software development is supported in two ways: - Replacement of functions with SDA 2082 and external program memory. Note: Usability of ports P0 and P2 is limited. - 2) Replacement of functions and emulation with bond out chip SDA 3080 and piggyback. A Siemens microcomputer development system (e.g. SME 232) can be used for SDA 2040/60/80 program development and system testing. Powerful edit, assembler and debug programs are available. The SDA 2040/60/80, a successor type to the SAB 8051, belongs to the family of single-chip microcomputers, for which the operational emphasis is no longer placed on pure numeric control functions. The SDA 2040/60/80, specially developed for entertainment electronic applications, can be recommended especially for those applications, where lowest component costs and high quantities are an essential requirement. Architecture and instruction set are based on the SAB 8051 microcomputer. In the same manner as the SAB 8051, the SDA 2040/60/80 possesses a number of features that facilitate programming: - variable allocation of RAM - unrestricted stack location in RAM - 4 register banks - special function register - memory mapped I/O Individually addressable bits and a Boolean processor enable the programmer to improve software performance. Numeric problems can be solved in binary or in BCD arithmetic. The large number of instructions for processing binary functions also plays a part in increasing the performance of the computer as a controller. All of these features, when used appropriately, lead to a reduction of peripheral hardware, to a simplification of the software, and thus, to a reduction of development and component cost. The SDA 2040/60/80 contains a 4K/6K/8Kbyte program memory (ROM), an internal 128 byte RAM (an additional 64Kbyte can be added externally, ref. SDA 2082 application example), two 16-bit timers/counters, a nested interrupt structure with two priority levels, and an integrated oscillator. Additionally, the computer can address 64Kbyte of external data memory. The 34 digital I/O ports comprise four 8-bit ports and a serial interface with data and clock lines. The serial I/O interface fully complies with the I<sup>2</sup>C multimaster protocol. The IR input P3.0 can process modulated signals with a carrier frequency of approx. 30 kHz. It contains a digital demodulator for deriving the envelope curve of modulated and inverted digital signals. As the digital demodulator is software enabled and disabled, it is also possible to use the IR port as a normal digital, quasi-bidirectional I/O port. The multifunction port P3 comprises two interrupt inputs and two counter inputs. The instruction set, consisting of 49 one-byte, 46 two-byte, and 16 three-byte instructions, ensures efficient utilization of program memory. If a 12 MHz crystal is used, the execution time for the instructions is either 1 $\mu s$ or 2 $\mu s$ . The execution time for the very complex instructions for "multiply" and "divide" is only 4 $\mu s$ . Information about the number of bytes and the execution time can be found in the instruction set summary for the SDA 2040/60/80. #### Maximum ratings | Voltage between any pin and ground | V | −0.5 to 7 | V | |------------------------------------|------------------|--------------|----| | Total power dissipation | $P_{\text{tot}}$ | 2 | W | | Storage temperature range | $T_{ m stg}$ | │ −40 to 125 | °C | | | | | | | Operating range | | | | | Operating range Supply voltage | V <sub>CC</sub> | 5 ± 10% | v | | DC characteristi | CS | |------------------|----| |------------------|----| | $T_A = 0 \text{ to } 70 ^{\circ}\text{C}; V_{CC} = 5 \text{ V} \pm 10\%; V_{SS} =$ | =0 V | Test conditions | min | max | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------| | L input voltage (all inputs except XTAL 2, P 4) L input voltage (XTAL 2) L input voltage (P 4) H input voltage (except XTAL 2, RST/V <sub>PD</sub> , P 4) H input voltage (XTAL 2) H input voltage (RST) | V <sub>iL</sub><br>V <sub>iL1</sub><br>V <sub>iL2</sub><br>V <sub>iH</sub><br>V <sub>iH1</sub><br>V <sub>iH2</sub> | | -0.5<br>-0.5<br>-0.5<br>2.0<br>2.5<br>2.5 | 0.8<br>0.6<br>1.5<br>V <sub>CC</sub> + 0.5<br>V <sub>CC</sub> + 0.5<br>V <sub>CC</sub> + 0.5 | >>> >>> | | H input voltage (V <sub>PD</sub> ) H input voltage (P 4) L output voltage (port 0) L output voltage (port 0) L output voltage (ports 1, 2 and 3) L output voltage (ALE) L output voltage (port1) L output voltage (port4) H output voltage (port 1, 2 and 3) H output voltage (port 0 and ALE) Current of internal pull-up resistance | Vi H3<br>Vi H4<br>VqL<br>VqL1<br>VqL2<br>VqL3<br>VqL4<br>VqH<br>VqH1<br>ILQ | $\begin{array}{c} V_{\rm CC} = 0 \\ \\ I_{\rm qL} = 3.2 \; {\rm A} \\ I_{\rm qL1} = 15 \; {\rm mA} \\ I_{\rm qL2} = 1.6 \; {\rm mA} \\ I_{\rm qL2} = 3.2 \; {\rm mA} \\ I_{\rm qL3} = 7.5 \; {\rm mA} \\ I_{\rm qL3} = 7.5 \; {\rm mA} \\ I_{\rm qL4} = 3.0 \; {\rm mA} \\ I_{\rm qH4} = -80 \; {\rm \mu A} \\ I_{\rm qH1} = -400 \; {\rm \mu A} \\ 0.45 \; {\rm V} = V_{\rm IN} = V_{\rm CC} \\ \end{array}$ | 2.4<br>2.4<br>2.4<br>-800 | 5.5<br>V <sub>CC</sub> + 0.5<br>0.45<br>1.0<br>0.45<br>0.45<br>1.0<br>0.45 | V<br>V<br>V<br>V<br>V<br>V<br>V<br>V | | (P 1, P 2, P 3) Leakage current of outputs Current consumption (all outputs disconnected) Current consumption (power-down mode) Capacitance of inputs/outputs | $I_{\text{LQ 1}}$ $I_{\text{CC}}$ $I_{\text{PD}}$ $C_{\text{IQ}}$ | $0.45 \text{ V} = V_{\text{IN}} = V_{\text{CC}}$ $V_{\text{CC}} = 0 \text{ V}$ $f_{\text{C}} = 1 \text{ MHz}$ | | ± 10<br>150<br>20<br>10 | μΑ<br>mA<br>mA | ## **AC** characteristics $T_{\rm A}$ = 0 to 70 °C; $V_{\rm CC}$ = 5 V $\pm$ 10%; $V_{\rm SS}$ = 0 V $C_{\rm L} =$ 100 pF (for port 0, and ALE output) $C_{\rm L} =$ 80 pF (for all other outputs) | | | Maximum ratings | | | | | |------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|---------------------------------|-----|----------------------| | | | Variable clock<br>1/t <sub>CL CL</sub> = 1.2–12 MHz | | 12 MHz clock | | | | | | min | max | min | max | | | Cycle time of oscillator<br>Min. cycle period<br>ALE pulse width<br>RD pulse width<br>WR pulse width | tolol<br>toy<br>tihil<br>trirk<br>twi wk | 83<br>12 t <sub>CL CL</sub><br>2 t <sub>CL CL</sub> -40<br>6 t <sub>CL CL</sub> -100<br>6 t <sub>CL CL</sub> -100 | | 83<br>1000<br>127<br>400<br>400 | | ns<br>ns<br>ns<br>ns | # Pin configuration # Pin description | Symbol | Function | | | | | | | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | V <sub>SS</sub> | GND 0 V | | | | | | | | V <sub>cc</sub> | +5V | | | | | | | | Port 0 | Bidirectional 8-bit port with 3.2 mA current sink at 0.45 V and 15 mA current sink at 1.0 V for direct LED control (static or MUX operation). | | | | | | | | Port 1 | Bidirectional 8-bit port with 1.6 mA current sink at 0.45 V and 7.5 mA current sink at 1.0 V for direct LED display. | | | | | | | | Port 2 | Bidirectional 8-bit port with 1.6 mA current sink at 0.45 V. | | | | | | | | Port 3 | Bidirectional 8-bit port with 1.6 mA current sink at 0.45 V. Also includes the inputs of the interrupt and timer controls. For a program-controlled enabling of the function, the corresponding latch must be active high. | | | | | | | | | The allocation of the special function registers is as follows: | | | | | | | | | (P 3.0) Input of the digital demodulator to generate an envelope curve of a standard modulated IR signal (inverted) INT 0 (P 3.2) Input for interrupt 0 or for enabling/disabling the counter input T 0 | | | | | | | | : | - INT 1 (P 3.3) Input for interrupt 1 or for enabling/disabling the counter input T 1 | | | | | | | | | - TO (P 3.4) Counter input T 0 | | | | | | | | | − T1 (P 3.5) Counter input T 1 − WR (P 3.6) Write strobe for external data memory (RAM) − RD (P 3.7) Read strobe for external data memory | | | | | | | | Port 4 | Bidirectional 2-bit port with open drain outputs, with 3 mA current sink at 0.4 V. Port 2 contains a bidirectional serial interface with DATA (SDA, pin 21) and CLOCK line (SCL, pin 22). The serial interface fully meets the requirements of the I <sup>2</sup> C bus protocol. | | | | | | | | RST/V <sub>PD</sub> | At a connected supply voltage $V_{\rm CC}=5$ V, an edge transition from low to high (at approximately 3 V) resets the SDA 2040/60/80, i.e. the user program starts with address 0. | | | | | | | | | When $V_{\rm PD}=$ high (approx. $+5\rm V$ ), a drop in $V_{\rm CC}$ triggers the processor's transition into the power-down mode. In this case, a current supply of max. 20 mA is provided to the RAM via pin RST/ $V_{\rm PD}$ . In the case $V_{\rm PD}=0\rm V$ and $V_{\rm CC}=5\rm V$ , the RAM is supplied via $V_{\rm CC}$ . | | | | | | | | ALE | Address Latch Enable output for controlling external memory access during normal operation. | | | | | | | | XTAL1 | Oscillator input for crystal operation. For external clock source connect to $V_{\rm SS}$ . | | | | | | | | XTAL2 | Oscillator output; required when crystal is used. Input during external clock supply. | | | | | | | ## Arithmetic operations | Mnemonic | Description | Bytes | Cycles | |----------------|---------------------------------------------|-------|--------| | ADD A, Rn | Add register to Accumulator | 1 | 1 | | ADD A, direct | Add direct byte to Accumulator | 2 | 1 | | ADD A, @ Ri | Add indirect RAM to Accumulator | 1 | 1 | | ADD A, # data | Add immediate data to Accumulator | 2 | 1 | | ADDC A, Rn | Add register to Accumulator with Carry flag | 1 | 1 | | ADDC A, direct | Add direct byte to A with Carry flag | 2 | 1 | | ADDC A, @ Ri | Add indirect RAM to A with Carry flag | 1 | 1 | | ADDC C, # data | Add immediate data to A with Carry flag | 2 | 1 | | SUBB A, rn | Subtract register from A with Borrow | 1 | 1 | | SUBB A, direct | Subtract direct byte from A with Borrow | 2 | 1 | | SUBB A, @ Ri | Subtract indirect RAM from A with Borrow | 1 | 1 | | SUBB A, # data | Subtract immediate data from A with Borrow | 2 | 1 | | INC A | Increment Accumulator | 1 | 1 | | INC Rn | Increment register | 1 | 1 | | INC direct | Increment direct byte | 2 | 1 | | INC @ Ri | Increment indirect RAM | 1 | 1 | | DEC A | Decrement Accumulator | 1 | 1 | | DEC Rn | Decrement register | 1 | 1 | | DEC direct | Decrement direct byte | 2 | 1 | | DEC @ Ri | Decrement indirect RAM | 1 | 1 | | INC DPTR | Increment Data Pointer | 1 1 | 2 | | MUL AB | Multiply A&B | 1 | 4 | | DIV AB | Divide A&B | 1 | 4 | | DA A | Decimal Adjust Accumulator | 1 | 1 | ## Logical operations | Mnemonic | Description | Bytes | Cycles | |--------------------|--------------------------------------------|-------|--------| | ANL A, Rn | AND register to Accumulator | 1 | 1 | | ANL A, direct | AND direct byte to Accumulator | 2 | 1 | | ANL A, @ Ri | AND indirect RAM to Accumulator | 1 | 1 | | ANL A, # data | AND immediate data to Accumulator | 2 | 1 | | ANL direct, A | AND Accumulator to direct byte | 2 | 1 | | ANL direct, # data | AND immediate data to direct byte | 3 | 2 | | ORL A, Rn | OR register to Accumulator | 1 | 1 | | ORL A, direct | OR direct byte to Accumulator | 2 | 1 | | ORL A, @ Ri | OR indirect RAM to Accumulator | 1 | 1 | | ORL A, # data | OR immediate data to Accumulator | 2 | 1 | | ORL direct, A | OR Accumulator to direct byte | 2 | 1 | | ORL direct, # data | OR immediate data to direct byte | 3 | 2 | | XRL A, Rn | Exclusive-OR register to Accumulator | 1 | 1 | | XRL A, direct | Exclusive-OR direct byte to Accumulator | 2 | 1 | | XRL A, @ Ri | Exclusive-OR indirect RAM to Accumulator | 1 | 1 | | XRL A, # data | Exclusive-OR immediate data to Accumulator | 2 | 1 | | XRL direct, A | Exclusive-OR Accumulatur to direct byte | 2 | 1 | | XRL direct, # data | Exclusive-OR immediate data to direct byte | 3 | 2 | | CRL A | Clear Accumulator | 1 | 1 | | CPL A | Complement Accumulator | 1 | 1 | | RL A | Rotate Accumulator left | 1 | 1 | | RLC A | Rotate A left thorugh the Carry flag | 1 | 1 | | RR A | Rotate Accumulator right | 1 | 1 | | RRC A | Rotate A right through the Carry flag | 1 | 1 | | SWAP A | Swap nibbles within the Accumulator | 1 | 1 | ## Data transfer operations | Mnemonic | Description | Bytes | Cycles | |---------------------|------------------------------------------------|-------|--------| | MOV A, Rn | Move register to Accumulator | 1 | 1 | | MOV A, direct | Move direct byte to Accumulator | 2 | 1 | | MOV A, @ Ri | Move indirect RAM to Accumulator | 1 | 1 | | MOV A, # data | Move immediate data to Accumulator | 2 | 1 | | MOV Rn, A | Move Accumulator to register | 1 | 1 | | MOV Rn, direct | Move direct byte to register | 2 | 2 | | MOV Rn, # data | Move immediate data to register | 2 | 1 | | MOV direct, A | Move Accumulator to direct byte | 2 | 1 | | MOV direct, Rn | Move register to direct byte | 2 | 2 | | MOV direct, direct | Move direct byte to direct byte | 3 | 2 | | MOV direct, @ Ri | Move indirect RAM to direct byte | 2 | 2 | | MOV direct, # data | Move immediate data to direct byte | 3 | 2 | | MOV @ Ri, A | Move Accumulator to indirect RAM | 1 | 1 | | MOV @ Ri, direct | Move direct byte to indirect RAM | 2 | 2 | | MOV @ Ri, # data | Move immediate data to indirect RAM | 2 | 1 | | MOV DPTR, # data 16 | Load Data Pointer with a 16-bit constant | 3 | 2 | | MOVC A@A+DPTR | Move Code byte relative to DPTR to Accumulator | 1 | 2 | | MOVC A@A+PC | Move Code byte relative to PC to Accumulator | 1 | 2 | | MOVX A, @ Ri | Move External RAM (8-bit addr) to Accumulator | 1 | 2 | | Movx A, @ DPTR | Move External RAM (16-bit addr) to Accumulator | 1 | 2 | | MOVX @ Ri, A | Move A to External RAM (8-bit addr) | 1 | 2 | | MOVX @ DPTR, A | Move A to External RAM (16-bit addr) | 1 | 2 | | PUSH direct | Push direct byte onto stack | 2 | 2 | | POP direct | Pop direct byte from stack | 2 | 2 | | XCH A, Rn | Exchange register with Accumulator | 1 | 1 | | XCH A, direct | Exchange direct byte with Accumulator | 2 | 1 | | XCH A, @ Ri | Exchange indirect RAM with Accumulator | 1 | 1 | | XCHD A, @ Ri | Exchange low-order digital indirect RAM with A | 1 | 1 | ## Boolean variable manipulation | Mnemonic | Description | Bytes | Cycles | |------------|---------------------------------------|-------|--------| | CLRC | Clear Carry flag | 1 | 1 | | CLR bit | Clear direct bit | 2 | 1 | | SETB C | Set Carry flag | 1 | 1 | | SETB bit | Set direct bit | 2 | 1 | | CPL C | Complement Carry flag | 1 | 1 | | CPL bit | Complement direct bit | . 2 | 1 | | ANL C, bit | AND direct bit to Carry flag | 2 | 2 | | ANL C./bit | AND complement of direct bit to Carry | 2 | 2 | | ORL C, bit | OR direct bit to Carry flag | 2 | 2 | | ORL C./bit | OR complement of direct bit to Carry | 2 | 2 | | MOV C, bit | Move direct bit to Carry flag | 2 | 1 | | MOV bit, C | Move Carry flag to direct bit | 2 | 2 | #### Program control operations | Mnemonic | Description | Bytes | Cycles | |------------------------|-----------------------------------------------------|-------|--------| | ACALL addr 11 | Absolute subroutine call | 2 | 2 | | LCALL addr 16 | Long subroutine call | 3 | 2 | | RET | Return from subroutine | 1 | 2 | | RETI | Return from interrupt | 1 | 2 | | AJMP addr 11 | Absolute jump | 2 | 2 | | LJMP addr 16 | Long jump | 3 | 2 | | SJMP rel | Short jump (relative addr) | 2 | 2 | | JMP@A+DPTR | Jump indirect relative to the DPTR | 1 | 2 | | JZ rel | Jump if Accumulator is zero | 2 | 2 | | JNZ rel | Jump if Accumulator is not zero | 2 | 2 | | JC rel | Jump if Carry flag is set | 2 | 2 | | JNC rel | Jump if Carry flag is not set | 2 | 2 | | JB bit, rel | Jump if direct bit set | 3 | 2 | | JNB bit, rel | Jump if direct bit not set | 3 | 2 | | JBC bit, rel | Jump if direct bit is set and clear bit | 3 | 2 | | CJNE A, direct, rel | Compare direct to A and jump if not equal | 3 | 2 | | CJNE A, # data, rel | Compare immediate to A and jump if not equal | 3 | 2 | | CJNE Rn, # data, rel | Compare immediate to register and jump if not equal | 3 | 2 | | CJNE @ Ri, # data, rel | Compare immediate to indirect and jump if not equal | 3 | 2 | | DJNZ Rn, rel | Decrement direct and jump if not zero | 2 | 2 | | DJNZ direct, rel | Decrement direct and jump if not zero | 3 | 2 | | NOP | No operation | 1 | 1 | #### Symbols and abbreviations | Α | Accumulator | Rr | Register label (r=0-7) | |------|----------------------------------|--------|-------------------------------| | adr | 11-bit program memory address | Sn | S interface label (n = 0; 1) | | CNT | Event counter | Т | Timer | | DA | D/A converter indication | T0, T1 | Test 0, test 1 | | data | 8-bit binary number | # | Refers to immediate data | | P | Mnemonic for "in page" operation | @ | Refers to indirect addressing | | Po | Port label ( $n = 0-3$ ) | | - | PLCC 44 #### **Features** - Upgraded 8-bit CPU as compared to SAB 8051 - +5V supply voltage - Program memory either 8 Kbyte internal ROM - or 64 Kbyte external ROM - Data memory - 128 byte internal RAM - 64 Kbyte RAM can be connected externally - (internal and external RAM can be used simultaneously) - 1 μs internal cycle with 12 MHz clock frequency - 34 bidirectional I/O ports: - two 8-bit ports - one 8-bit multifunction port - one 8-bit port with 15 mA current sink per output (suited for direct LED MUX control) - one serial I<sup>2</sup>C bus interface, suited for multi-master operation - Input for direct modulated digital infrared signal processing (optimum carrier frequency is approx. 30 kHz) - Powerful interrupt structure with 5 sources and 2 hierarchy levels - Instruction set downward-compatible with existing programs for SDA 2010/2030/2110 - Power-down mode with internal RAM data retention and reduced power consumption - 16-bit timer/counter operation - Instructions for direct multiplication or division, execution time only 4 µs - Boolean processor implementable for pure controlling tasks #### Circuit description A special application of the SDA 2082 lies in program development support for the SDA 2040/60/80, the circuitry is shown in the application examples described in the following. A Siemens microcomputer development system (e.g. SME 232) can be used for SDA 2082 program development and system testing. Powerful edit, assembler and debug programs are available. An additional application of the SDA 2082 arises for individual control tasks and small quantity series, for which the development of a user-specific program for SDA 2040/60/80 operation is too expensive. An external program memory can be put to good use in this case, also offering short development times and more flexible possibilities for application. Architecture and instruction set are based on the SAB 8051 microcomputer. In the same manner as the SAB 8051, the SDA 2082 possesses a number of features that facilitate programming: - variable allocation of RAM - unrestricted stack location in RAM - 4 register banks - special function register - memory mapped I/O Individually addressable bits and a Boolean processor enable the programmer to improve software performance. Numeric problems can be solved in binary or in BCD arithmetic. The large number of instructions for processing binary functions also plays a part in increasing the performance of the computer as a controller. All of these features, when used appropriately, lead to a reduction of peripheral hardware, to a simplification of the software, and thus, to a reduction of development and component cost. The SDA 2082 contains an on-chip 8 Kbyte program memory. Operation is optionally with internal program memory (EA = high, pin 35) or external (EA = low, pin 35). Furthermore, the SDA 2082 contains an internal 128 byte RAM (an additional 64 Kbyte can be added externally, ref. application example), two 16-bit timers/counters, a nested interrupt structure with two priority levels, and an integrated oscillator. Additionally, the computer can address 64 Kbyte of external data memory. The 34 digital I/O ports comprise four 8-bit ports and a serial interface with data and clock lines. The serial I/O interface fully complies with the I²C multimaster protocol. The IR input P3.0 can process modulated signals with a carrier frequency of approx. 30 kHz. It contains a digital demodulator for deriving the envelope curve of modulated and inverted digital signals. As the digital demodulator is software enabled and disabled, it is also possible to use the IR port as a normal digital, quasi-bidirectional I/O port. The multifunction port P3 comprises two interrupt inputs and two counter inputs. The instruction set, consisting of 49 one-byte, 46 two-byte, and 16 three-byte instructions, ensures efficient utilization of program memory. If a 12 MHz cyrstal is used, the execution time for the instructions is either 1 $\mu$ s or 2 $\mu$ s. The execution time for the very complex instructions for "multiply" and "divide" is only 4 $\mu$ s. Information about the number of bytes and the execution time can be found in the SDA 2082 instruction set summary. #### Maximum ratings | Voltage between any pin and ground | V | -0.5 to 7 | °C | |------------------------------------|------------------|------------|----| | Total power dissipation | P <sub>tot</sub> | 2 | W | | Storage temperature range | T <sub>stg</sub> | -40 to 125 | V | | Operating range | | | | | Supply voltage | V <sub>CC</sub> | 5 ± 10% | V | | Ambient temperature | T <sub>A</sub> | 0 to 70 | "C | | $T_A = 0 \text{ to } 70 ^{\circ}\text{C}; V_{CC} = 5 \text{ V} \pm 10\%; V_{SS} =$ | = 0 V | Test conditions | min | max | | |------------------------------------------------------------------------------------|-------------------|------------------------------------------------------|-------------|--------------------|----| | L input voltage | | | | | | | (all inputs except XTAL 2, P 4) | $V_{iL}$ | | 0.5 | 0.8 | ٧ | | L input voltage (XTAL 2) | $V_{iL1}$ | | <b>0</b> .5 | 0.6 | ٧ | | L input voltage (P 4) | $V_{\rm i, L, 2}$ | | -0.5 | 1.5 | ٧ | | H input voltage | | | | | | | (except XTAL 2, RST/V <sub>PD</sub> , P 4) | $V_{iH}$ | | 2.0 | $V_{\rm CC} + 0.5$ | ٧ | | H input voltage (XTAL 2) | $V_{\rm iH1}$ | | 2.5 | $V_{\rm CC} + 0.5$ | ٧ | | H input voltage (RST) | $V_{iH2}$ | | 2.5 | $V_{\rm CC} + 0.5$ | ٧ | | H input voltage (V <sub>PD</sub> ) | $V_{i H3}$ | V <sub>CC</sub> = 0 | 4.5 | 5.5 | V | | H input voltage (P 4) | $V_{iH4}$ | | 3.0 | $V_{\rm CC} + 0.5$ | ٧ | | L output voltage (port 0) | $V_{qL}$ | $I_{\rm qL}$ = 3.2 A | | 0.45 | V | | L output voltage (port 0) | $V_{gL1}$ | $I_{qL1} = 15 \text{ mA}$ | | 1.0 | V | | L output voltage | $V_{q \perp 2}$ | $I_{qL2} = 1.6 \text{ mA}$ | | 0.45 | ٧ | | (ports 1, 2, 3, PSEN and ALE) | | | | | | | L output voltage (port 1) | $V_{qL3}$ | $I_{qL3} = 7.5 \text{ mA}$ | | 1.0 | V | | L output voltage (port 4) | $V_{\rm qL4}$ | $I_{qL4} = 3.0 \text{ mA}$ | | 0.4 | V | | H output voltage (ports 1, 2 and 3) | $V_{qH}$ | I <sub>q H</sub> = -80 μA | 2.4 | | V | | H output voltage (port 0, PSEN and ALE) | $V_{qH1}$ | $I_{qH1} = -400 \mu A$ | 2.4 | | V | | Current of internal pull-up resistance | $I_{LQ}$ | $0.45 \text{ V} \leq V_{\text{iN}} = V_{\text{CC}}$ | -800 | | μΑ | | (P 1, P 2, P 3) | _ | | | | _ | | Leakage current of outputs | I <sub>LO 1</sub> | $0.45 \text{ V} \leq V_{\text{IN}} = V_{\text{CC}}$ | | ± 10 | μA | | Current consumption | $I_{\rm CC}$ | | | 150 | mA | | (all outputs disconnected) | | l <b>.</b> | | ۱ | | | Current consumption (power-down mode) | | $V_{\rm CC} = 0 \text{ V}, V_{\rm PO} = 5 \text{ V}$ | | 20 | mA | | Capacitance of inputs/outputs | $C_{1Q}$ | f <sub>C</sub> = 1 MHz | Ì | 10 | pF | ## AC characteristics $T_A = 0$ to 70 °C; $V_{CC} = 5$ V $\pm 10\%$ ; $V_{SS} = 0$ V $C_{\rm L} =$ 100 pF (for port 0, ALE and PSEN output) $C_{\rm L} = ~80$ pF (for all other outputs) | | | Maximum ratings | | | | | |------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------|-------|----------------------| | | | Variable clock<br>1/t <sub>CL CL</sub> = 1.2–12 MHz | | 12 MHz | clock | | | | | min | max | min | max | | | Cycle time of oscillator<br>Min. cycle period<br>ALE pulse width<br>RD pulse width<br>WR pulse width | t <sub>CL CL</sub><br>t <sub>CY</sub><br>t <sub>LH LL</sub><br>t <sub>RL RH</sub><br>t <sub>WL WH</sub> | 83<br>12 t <sub>CL CL</sub><br>2 t <sub>CL CL</sub> -40<br>6 t <sub>CL CL</sub> -100<br>6 t <sub>CL CL</sub> -100 | 833.3<br>12 t <sub>CLCL</sub> | 83<br>1000<br>127<br>400<br>400 | | ns<br>ns<br>ns<br>ns | #### Pin configuration # Pin description | Symbol | Function | | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | V <sub>ss</sub> | GND 0 V | | | V <sub>cc</sub> | +5V | | | Port 0 | Bidirectional 8-bit port with open drain outputs with 3.2 mA current sink at 0.45 V and 15 mA current sink at 1.0 V for direct LED control (static or MUX operation). | | | Port 1 | Bidirectional 8-bit port with 1.6 mA current sink at 0.45 V and 7.5 mA current sink at 1.0 V for direct LED display. | | | Port 2 | Bidirectional 8-bit port with 1.6 mA current sink at 0.45 V. | | | Port 3 | Bidirectional 8-bit port with 1.6 mA current sink at 0.45 V. Also includes the inputs of the various interrupt and time controls. For a program-controlled enabling of the function, the corresponding latch must be active high. | | | | Allocation of the special function registers is as follows: | | | | - IR (P 3.0) Input of the digital demodulator to generate an envelope curve of a standard modulated IR signal | | | | - INT 0 (P 3.2) Input for interrupt 0 or for enabling/disabling the counter input T 0 | | | | - INT 1 (P 3.3) Input for interrupt 1 or for enabling/disabling the counter input T 1 | | | | - T0 (P 3.4) Counter input T 0<br>- T1 (P 3.5) Counter input T 1 | | | | <ul> <li>WR (P 3.6) Write strobe for external data memory (RAM)</li> <li>RD (P 3.7) Read strobe for external data memory</li> </ul> | | | Port 4 | Bidirectional 2-bit port with 3 mA current sink at 0.4 V. Port 2 contains a bidirectional, serial interface with DATA (SDA, pin 21) and CLOCK line (SCL, pin 22). The serial interfaces fully meet the requirements of the I <sup>2</sup> C bus protocol. | | | RST/V <sub>PD</sub> | At a connected supply voltage $V_{\rm CC} = 5$ V, an edge transition from low to high (at approximately 3 V) resets the SDA 2082, i.e. the user program starts with address 0. | | | | When $V_{PD}$ = high (approx. +5V), a drop in $V_{CC}$ triggers the processor's transition into the power-down mode. In this case, a current supply of max. 20 mA is provided to the RAM via pin RST/ $V_{PD}$ . In the case $V_{PD}$ = 0 V and $V_{CC}$ = 5 V, the RAM is supplied via $V_{CC}$ . | | | ALE | Address Latch Enable output for controlling external memory access during normal operation. | | | XTAL1 | Oscillator input. Crystal or external source can be used | | | XTAL2 | Oscillator output; required when crystal is used | | | PSEN | Program Store Enable output for external memory access | | | EA | External Access input; selects programm memory operating mode EA high means internal program memory (8 Kbytes), EA low means external program memory (max. 64 Kbytes) | | Application example for SDA 2082 with 4 Kbyte external program memory **SDA 2082** #### Application example for SDA 2082 with additional 256 byte external RAM and port expander ## **Arithmetic operations** | Mnemonic | Description | Bytes | Cycles | |----------------|---------------------------------------------|-------|--------| | ADD A, Rn | Add register to Accumulator | 1 | 1 | | ADD A, direct | Add direct byte to Accumulator | 2 | 1 | | ADD A, @ Ri | Add indirect RAM to Accumulator | 1 | 1 | | ADD A, # data | Add immediate data to Accumulator | 2 | 1 | | ADDC A, Rn | Add register to Accumulator with Carry flag | 1 | 1 | | ADDC A, direct | Add direct byte to A with Carry flag | 2 | 1 | | ADDC A, @ Ri | Add indirect RAM to A with Carry flag | 1 | 1 | | ADDC C, # data | Add immediate data to A with Carry flag | 2 | 1 | | SUBB A, Rn | Subtract register from A with Borrow | 1 | 1 | | SUBB A, direct | Subtract direct byte from A with Borrow | 2 | 1 | | SUBB A, @ Ri | Subtract indirect RAM from A with Borrow | 1 | 1 | | SUBB A, # data | Subtract immediate data from A with Borrow | 2 | 1 | | INC A | Increment Accumulator | 1 | 1 | | INC Rn | Increment register | 1 | 1 | | INC direct | Increment direct byte | 2 | 1 | | INC @ Ri | Increment indirect RAM | 1 | 1 | | DEC A | Decrement Accumulator | 1 | 1 | | DEC Rn | Decrement register | 1 | 1 | | DEC direct | Decrement direct byte | 2 | 1 | | DEC @ Ri | Decrement indirect RAM | 1 | 1 | | INC DPTR | Increment Data Pointer | 1 | 2 | | MUL AB | Multiply A&B | 1 | 4 | | DIV AB | Divide A&B | 1 | 4 | | DA A | Decimal Adjust Accumulator | 1 | 1 | #### Logical operations | Mnemonic | Description | Bytes | Cycles | |--------------------|--------------------------------------------|-------|--------| | ANL A, Rn | AND register to Accumulator | 1 | 1 | | ANL A, direct | AND direct byte to Accumulator | 2 | 1 | | ANL A,@ Ri | AND indirect RAM to Accumulator | 1 | 1 | | ANL A, # data | AND immediate data to Accumulator | 2 | 1 | | ANL direct, A | AND Accumulator to direct byte | 2 | 1 | | ANL direct, # data | AND immediate data to direct byte | 3 | 2 | | ORL A, Rn | OR register to Accumulator | 1 | 1 | | ORL A, direct | OR direct byte to Accumulator | 2 | 1 | | ORL A, @ Ri | OR indirect RAM to Accumulator | 1 1 | 1 | | ORL A, # data | OR immediate data to Accumulator | 2 | i | | ORL direct, A | OR Accumulator to direct byte | 2 | 1 | | ORL direct, # data | OR immediate data to direct byte | 3 | 2 | | XRL A, Rn | Exclusive-OR register to Accumulator | 1 | 1 | | XRL A, direct | Exclusive-OR direct byte to Accumulator | 2 | 1 | | XRL A, @ Ri | Exclusive-OR indirect RAM to Accumulator | 1 | 1 | | XRL A, # data | Exclusive-OR immediate data to Accumulator | 2 | 1 | | XRL direct, A | Exclusive-OR Accumulator to direct byte | 2 | 1 | | XRL direct, # data | Exclusive-OR immediate data to direct | 3 | 2 | | CLR A | Clear Accumulator | 1 | 1 | | CPL A | Complement Accumulator | 1 | 1 | | RL A | Rotate Accumulator left | 1 | 1 | | RLC A | Rotate A left through the Carry flag | 1 | 1 | | RR A | Rotate Accumulator right | 1 | 1 | | RRC A | Rotate A right through Carry flag | 1 | 1 | | SWAP A | Swap nibbles within the Accumulator | 1 | 1 | ## Data transfer operations | Mnemonic | Description | Bytes | Cycles | |---------------------|------------------------------------------------|-------|--------| | MOV A, Rn | Move register to Accumulator | 1 | 1 | | MOV A, direct | Move direct byte to Accumulator | 2 | 1 | | MOV A, @ Ri | Move indirect RAM to Accumulator | 1 | 1 | | MOV A, # data | Move immediate data to Accumulator | 2 | 1 | | MOV Rn, A | Move Accumulator to register | 1 | 1 | | MOV Rn, direct | Move direct byte to register | 2 | 2 | | MOV Rn, # data | Move immediate data to register | 2 | 1 | | MOV direct, A | Move Accumulator to direct byte | 2 | 1 | | MOV direct, Rn | Move register to direct byte | 2 | 2 | | MOV direct, direct | Move direct byte to direct byte | 3 | 2 | | MOV direct, @ Ri | Move indirect RAM to direct byte | 2 | 2 | | MOV direct, # data | Move immediate data to direct byte | 3 | 2 | | MOV @ Ri, A | Move Accumulator to indirect RAM | 1 | 1 | | MOV @ Ri, direct | Move direct byte to indirect RAM | 2 | 2 | | MOV @ Ri, # data | Move immediate data to indirect RAM | 2 | 1 | | MOV DPTR, # data 16 | Load Data Pointer with a 16-bit constant | 3 | 2 | | MOVC A @ A + DPTR | Move Code byte relative to DPTR to Accumulator | 1 | 2 | | MOVC A @ A + PC | Move Code byte relative to PC to Accumulator | 1 | 2 | | MOVX A, @ Ri | Move External RAM (8-bit addr) to Accumulator | 1 | 2 | | MOVX A, @ DPTR | Move External RAM (16-bit addr) to Accumulator | 1 | 2 | | MOVX @ Ri, A | Move A to External RAM (8-bit addr) | 1 | 2 | | MOVX @ DPTR, A | Move A to External RAM (16-bit addr) | 1 | 2 | | PUSH direct | Push direct byte onto stack | 2 | 2 | | POP direct | Pop direct byte from stack | 2 | 2 | | XCH A, Rn | Exchange register with Accumulator | 1 | 1 | | XCH A, direct | Exchange direct byte with Accumulator | 2 | 1 | | XCH A, @ Ri | Exchange indirect RAM with Accumulator | 1 | 1 | | XCHD A, @ Ri | Exchange low-order digital indirect RAM with A | 1 | 1 1 | #### Boolean variable manipulation | Mnemonic | Description | Bytes | Cycles | |------------|---------------------------------------|-------|--------| | CLRC | Clear Carry flag | 1 | 1 | | CLR bit | Clear direct bit | 2 | 1 | | SETB C | Set Carry flag | 1 | 1 | | SETB bit | Set direct bit | 2 | 1 | | CPL C | Complement Carry flag | 1 | 1 | | CPL bit | Complement direct bit | 2 | 1 | | ANL C, bit | AND direct bit to Carry flag | 2 | 2 | | ANL C,/bit | AND complement of direct bit to Carry | 2 | 2 | | ORL C, bit | OR direct bit to Carry flag | 2 | 2 | | ORL C,/bit | OR complement of direct bit to Carry | 2 | 2 | | MOV C, bit | Move direct bit to Carry flag | 2 | 1 | | MOV bit, C | Move carry flag to direct bit | 2 | 2 | #### Program control operations | Mnemonic | Description | Bytes | Cycles | |------------------------|-----------------------------------------------------|-------|--------| | ACALL addr 11 | Absolute subroutine call | 2 | 2 | | LCALL addr 16 | Long subroutine call | 3 | 2 | | RET | Return from subroutine | 1 | 2 | | RETI | Return from interrupt | 1 | 2 | | AJMP addr 11 | Absolute jump | 2 | 2 | | LJMP addr 16 | Long jump | 3 | 2 | | SJMP rel | Short jump (relative addr) | 2 | 2 | | JMP @ A + DPTR | Jump indirect relative to the DPTR | 1 | 2 | | JZ rel | Jump if Accumulator is zero | 2 | 2 | | JNZ rei | Jump if Accumulator is not zero | 2 | 2 | | JC rel | Jump if Carry flag is set | 2 | 2 | | JNC rel | Jump if Carry flag is not set | 2 | 2 | | JB bit, rel | Jump if direct bit set | 3 | 2 | | JNB bit, rel | Jump if direct bit not set | 3 | 2 | | JBC bit, rel | Jump if direct bit is set and clear bit | 3 | 2 | | CJNE A, direct, rel | Compare direct to A and jump if not equal | 3 | 2 | | CJNE A, # data, rel | Compare immediate to A and jump if not equal | 3 | 2 | | CJNE Rn, # data, rel | Compare immediate to register and jump if not equal | 3 | 2 | | CJNE @ Ri, # data, rel | Compare immediate to indirect and jump if not equal | 3 | 2 | | DJNZ Rn, rel | Decrement register and jump if not zero | 2 | 2 | | DJNZ direct, rei | Decrement direct and jump if not zero | 3 | 2 | | NOP | No operation | 1 | 1 | ## Symbols and abbreviations | Α | Accumulator | Rr | Register label (r = 0-7) | |------|----------------------------------|--------|-------------------------------| | adr | 11-bit program memory address | Sn | S interface label (n = 0; 1) | | CNT | Event counter | T | Timer | | DA | D/A converter indication | T0, T1 | Test 0, test 1 | | data | 8-bit binary number | # | Refers to immediate data | | P | Mnemonic for "in page" operation | @ | Refers to indirect addressing | | Po | Port label ( $p = 0-3$ ) | | <del>-</del> | **DIP 28** #### **Features** - 8-bit CPU, ROM, RAM, I/O in a DIP 28 package - 20 digital I/O lines one serial interface one 8-bit interface two 4-bit interfaces one 1-bit interface two test inputs - 1 Kbyte ROM - 40 byte RAM - 7.5 μs cycle time at 4 MHz crystal frequency 1 or 2 cycles per instruction - Zero passage detector - Interface for modulated digital signal - Interval timer/counter - +5V supply voltage - RAM standby operation - SAB 8048 instruction subset #### Circuit description<sup>1)</sup> The SDA 2110 introduces a new generation of highly economic single-chip computers with application-specific control functions. Considerable cost savings can be realized during the development and production stages, because the emphasis on specific applications reduces at the same time the number of additionally required hardware and simplifies the software tasks. Although the SDA 2110 was designed for electronic entertainment devices, it is equally suitable for mass-produced applications requiring highly economic components. The SDA 2110 is eqipped with a 1 Kbyte program memory (ROM) and 40 byte data memory (RAM), which can be used in "standby" operation during heavily reduced output losses. The 21 digital I/O lines include one 8-bit port, two 4-bit ports, two test inputs, one serial interface and one single bit interface. Test input T0 processes signals modulated with approx. 30 kHz and is equipped with a digital demodulator, which derives the envelope curve from the modulated digital signal. Since the digital demodulator forwards an unmodulated signal without changing it, test input T0 can also function as a normal digital input during operation with standard H/L levels. Test input T1 includes a zero passage (crossing) detector and can also serve as a normal digital input. A data and pulse line comprise the serial interface. The component is equipped with its own oscillator and timer/counter. <sup>1)</sup> Detailed description is available upon request The instruction set includes 66 instructions (1-2 bytes) which can be processed in max. 2 cycles. Numerical problems can be processed in either binary or BCD arithmetic mode. The large number of bit-handling instructions increases the efficiency of the controller functions. Program development and system testing for the SDA 2110 is carried out on the SME development system with the SDA 2110 emulator board EMB U21. The EMB U21 emulator consists of one 2K EPROM (SAB 2716) as well as a 40 pin socket which is used to insert an SAB 8035L type microprocessor or the ICE 48 plug. In addition, the EMB U21 contains all the necessary hardware to simulate the serial and parallel interfaces of the SDA 2110. A 28 wire cable is used to connect the U21 emulator with the user system. A version without ROM (SDA 3110) is available which enables in-house software developments on an SME device. #### Maximum ratings | Supply voltage range<br>Voltage between any pin and ground<br>Total power dissipation<br>Storage temperature range | V <sub>CC</sub><br>V<br>P <sub>tot</sub><br>T <sub>stg</sub> | -0.5 to 7<br>-0.5 to 7<br>1<br>-40 to 125 | & | |--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------|---------| | Operating range | | | | | Supply voltage<br>Ambient temperature | V <sub>CC</sub><br>T <sub>A</sub> | 5 ± 10%<br>0 to 70 | °C<br>V | | $T_A = 0$ °C to 70 °C, $V_{CC}$ | $= V_{SB} = 5V \pm 10\%; V_{SS} = 0V$ | |---------------------------------|---------------------------------------| | L input voltage | (Ports, SS0, SS1, RESET, T0, T1, ) | | | | | min | max | | |----------------------------------------------|-----------------------------------------------------|---------------------|------|-----------------|----| | L input voltage | (Ports, SS0, SS1, RESET, T0, T1, X1) | $V_{i\perp}$ | -0.5 | 0.8 | v | | H input voltage | (Ports, SS0, SS1)<br>V <sub>CC</sub> = 5.0 V ± 10% | $V_{iH}$ | 2.0 | Vcc | V | | H input voltage | (Ports, SS0, SS1)<br>V <sub>CC</sub> = 6.0 V ±0.5 V | $V_{\rm iH1}$ | 2.4 | V <sub>CC</sub> | V | | H input voltage | (RESET, X1, T0, T1) | $V_{\rm iH2}$ | 3.5 | V <sub>CC</sub> | v | | L output voltage | (Ports, ALE) $I_{\text{ml}} = 1.6 \text{ mA}$ | VqL | | 0.45 | V | | L output voltage | (SS0, SS1, SCP0, SCP1)<br>$I_{oL} = 4 \text{ mA}$ | V <sub>qL1</sub> | | 0.45 | V | | H output voltage | (Ports, ALE)<br>I <sub>αH</sub> = 50 μA | $V_{qH}$ | 2.4 | | ٧ | | H output voltage | (ŠS0, SS1, SCP1)<br>I <sub>nH</sub> = 150 μA | $V_{\rm qH1}$ | 2.4 | | V | | H input current | (TO, T1)<br>V <sub>IH</sub> = V <sub>CC</sub> | $I_{\mathrm{i}\;H}$ | | 10 | μΑ | | L input current | (Ports, SS0, SS1)<br>V <sub>i1</sub> = 0.45 V | $-I_{i\perp}$ | 30 | 340 | μА | | Input voltage at T1<br>Zero passage detector | (C <sub>i</sub> = 1 μF) (peak-to-peak) | $V_{T1}$ | 1 | 3 | V | | current consumption | | $I_{\sf CC}$ | | 60 | mA | # **AC** characteristics $T_{\rm A} = 0$ °C to 70 °C, $V_{\rm CC} = V_{\rm SB} = 5$ V $\pm 10\%$ ; $V_{\rm SS} = 0$ V | Cycle time | $t_{\rm C}$ | 10 | 50 | μs | |---------------------------------------------------------|---------------------|------|-----|-----| | 3 MHz crystal = 10 μs | - | 1 | | | | ALE pulse width | t <sub>ALE</sub> | 1.3 | | μs | | $t_{\rm C} = 10 \; \mu \rm s$ | | | | İ | | Oscillator frequency deviation | $\Delta f_{ m osc}$ | -20 | +20 | % | | $f = 2.5 \text{ MHz}, R = 15 \text{ k}\Omega$ | | | ] | | | Length of an unmodulated signal at the T0 test input | t <sub>MT0</sub> | 60 | - | μs | | 3 MHz crystal | | | ļ | ļ | | Frequency of a modulated signal at the T0 test input | $f_{TR}$ | 30 | 35 | kHz | | 3 MHz crystal | | 1 | ı | ! | | Frequency range of the zero passage detector (input T1) | $f_{\mathrm{T1}}$ | 0.03 | 1 | kHz | | | | , | , | | ## Pin description | Pin | Symbol | Function | |--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 | Vcc | + 5 V | | 1 | V <sub>SB</sub> | + 5 V standby supply | | 14 | V <sub>SS</sub> | GND 0 V | | 15, 16 | X1, X2 | Connection for crystal or similar | | 4-11 | P0 0-7 | Quasi-bidirectional 8-bit port | | 18-21 | P2 0-3 | Quasi-bidirectional 4-bit port | | 22-25 | P3 0-3 | Quasi-bidirectional 4-bit port | | 26 | SS0 | 1-bit interface I/O pin | | 27 | \$\$1 | Serial interface S1 I/O pin | | 2 | SCP1 | Serial interface S1 clock pulse | | 17 | RESET | Reset input for computer initialization (active H). Resets program counter, erases the status FFs, sets all digital outputs to H state. | | 3 | то | Input that can be tested with the conditional jump instruction JT0 and JNT0. The input contains a digital demodulator and can be used for the separation of the envelope curve from a modulated signal. | | 13 | T1 | Input that can be tested with the conditional jump instruction JT1 and JNT1. Serves simultaneously as an external counter input. (Selection of functions with instruction STRT CNT). The input can also be used for zero passage recognition of low frequency alternating voltages. | | 12 | ALE | This output generates one clock pulse signal per cycle. | ## SDA 2110 instruction set | | Mnemonic | Description | Bytes | Cycles | Hexadecimal opcode | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Accumulator | ADD A, Rr<br>ADD A, @ R<br>ADD A, # data<br>ADDC A, @ R<br>ADDC A, # data<br>ANL A, Rr<br>ANL A, @ R<br>ANL A, # data<br>ORL A, # data<br>ORL A, # data<br>XRL A, Rr<br>XRL A, Rr<br>XRL A, @ R<br>XRL A, # data<br>INC A<br>DEC A<br>CLR A<br>CPL A<br>DA A<br>SWAP A<br>RL A<br>RL A<br>RL A | Add register to A Add data memory to A Add immediate to A Add register with carry Add data memory with carry Add immediate with carry And register to A And data memory to A And immediate to A Or register to A Or data memory to A Or immediate to A Exclusive Or register to A Exclusive Or data memory to A Exclusive Or immediate to A Increment A Decrement A Decrement A Clear A Complement A Decimal adjust A Swap nibbles of A Rotate A left Rotate A left Rotate A right | 1<br>1<br>2<br>1<br>1<br>2<br>1<br>1<br>2<br>1<br>1<br>2<br>1<br>1<br>1<br>2<br>1<br>1<br>1<br>1 | 1<br>1<br>2<br>1<br>1<br>2<br>1<br>1<br>2<br>1<br>1<br>2<br>1<br>1<br>1<br>2<br>1<br>1<br>1<br>1 | 68-6F<br>60-61<br>03<br>78-7F<br>70-71<br>13<br>58-5F<br>50-51<br>53<br>48-4F<br>40-41<br>43<br>D8-DF<br>D0-D1<br>D3<br>17<br>07<br>27<br>37<br>57<br>47<br>E7 | | | RRC A | Rotate A right through carry | 1 | 1 | 67 | ## SDA 2110 instruction set | ;<br>; | Mnemonic | Description | Bytes | Cycles | Hexadecimal opcode | |------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|--------------------------------------------------| | 0/1 | IN A, Pp<br>OUT Pp, A<br>IN A, S1<br>IN A, S0<br>OUT S1, A<br>OUT S0, A | Input port to A Output A to port Input serial port to A0 Input 1 bit port to A0 Output A0 to serial port Output A0 to 1-bit port | 1<br>1<br>1<br>1<br>1 | 2<br>2<br>2<br>2<br>2<br>2 | 08, OC, OD<br>90, 3C, 3D<br>OF<br>OE<br>3F<br>3E | | Sub-<br>routines | CALL | Jump to subroutine | 1 | 2 | 14, 34, 54, 74,<br>94, B4, D4, F4,<br>83 | | တင | | | - | ļ <del></del> | | | | JMP adr | Jump unconditional | 2 | 2 | 04, 24, 44, 64,<br>84, A4, C4, E4 | | | JMPP @ A | Jump indirect | 1 | 2 | В3 | | | DJNZ Rr, adr | Decrement register and jump on R not zero | 2 | 2 | E8-EF | | S | JC adr | Jump on carry = 1 | 2 | 2 | F6 | | Branches | JNC adr | Jump on carry = 0 | 2 | 2 | E6 | | аÚ | JZ adr | Jump on A zero | 2. | 2 | C6 | | ፵ | JNZ adr | Jump on A not zero | 2 | 2 | 96 | | | JT0 adr | Jump on T0 = 1 | 2 | 2 | 36 | | | JNT0 adr | Jump on T0 == 0 | 2 | 2 | 26 | | | JT1 adr | Jump on T1 = 1 | 2 | 2 | 56 | | | JNT1 adr | Jump on T1 = $0$ | 2 | 2 | 46 | | | JTF adr | Jump on timer flag | 2 | 2 | 16 | | Flags | CLR C | Clear carry | 1 | 1 | 97 | | 먑 | CPL C | Complement carry | 1 | 1 | A7 | ## SDA 2110 instruction set | | Mnemonic | Description | Bytes | Cycles | Hexadecimal opcode | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | Transfer instructions | MOV A, Rr<br>MOV A, @ R<br>MOV A, #data<br>MOV Rr, A<br>MOV @ R, A<br>MOV Rr, # data<br>MOV @ R, # data<br>XCH A, Rr<br>XCH A, @ R<br>XCHD A, @ R<br>MOVP A, @ A | Move register to A Move data memory to A Move immediate to A Move A to register Move A to data memory Move immediate to register Move immediate to data memory Exchange A and register Exchange A and data memory Exchange nibble of A and register Move to A from current page | 1 1 2 1 1 1 2 2 1 1 1 1 1 1 1 1 | 1<br>1<br>2<br>1<br>1<br>2<br>2<br>1<br>1<br>1<br>1<br>2<br>2<br>1<br>1<br>1<br>1<br>2<br>2<br>1 | F8-FF<br>F0-F1<br>23<br>A8-AF<br>A0-A1<br>B8-BF<br>B0-B1<br>28-2F<br>20-21<br>30-31<br>A3 | | Re- Timers/<br>gisters Counters | MOV A, T<br>MOV T, A<br>STRT T<br>STRT CNT<br>STOP TCNT<br>INC Rr<br>INC @ R | Read timer/counter Load timer/counter Start timer Start counter Stop timer/counter Increment register Increment data memory | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 42<br>62<br>55<br>45<br>65<br>18–1F<br>10–11 | | <u>8, 9</u> | NOP | No operation | 1 + | 1 | 00 | #### Symbols and abbreviations | Α | Accumulator | Rr | Register label (r = 0-7) | |------|----------------------------------|--------|-------------------------------| | adr | 10-bit program memory address | Sn | S interface label (n = 0; 1) | | CNT | Event counter | T | Timer | | data | 8-bit binary number | T0, T1 | Test 0, Test 1 | | Р | Mnemonic for "in page" operation | # | Refers to immediate data | | Po | Port label (p = $0, 2, 3$ ) | @ | Refers to indirect addressing | **DIP 18** The SDA 2112-2 is fabricated in ASBC technology. In connection with a VCO (tuner) and a high-speed 1:64 divider, it forms a digitally programmable phase-locked loop for TV sets designed to use the PLL frequency sythesis tuning principle. The PLL enables crystal-controlled setting of the tuner oscillator frequency for a 125 kHz resolution in the frequency bands I/III, IV, and V. A serial interface provides for simple connection to a microprocessor. The latter loads the programmable divider and the band-selection outputs with the appropriate information. #### **Features** - No external integrator necessary - Internal buffer - Microprocessor compatible | Maximum | ratings | |---------|---------| |---------|---------| | Supply voltage<br>pin 18 | $V_{\rm S1}$ | -0.3 to 7.5 | v | |----------------------------------------|------------------------------------|-----------------------------------------|---------------------------------------| | Inputs | v | 0.2101/ 1.02 | 1,, | | Q 1, Q 2, F, F<br>pin 1, 2, 15, 16 | $V_{\mathbf{I}}$ | $-0.3 10 V_{S1} + 0.2$ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | CPL, IFO, PLE<br>pin 7, 8, 10 | ٧ı | $-0.3$ to $V_{S1} + 0.2$<br>-0.3 to 5.5 | V | | Outputs | | | | | UHF, VHF, Bd I/III | $V_{\mathbf{Q}}$ | 0.3 to 16 | V | | pin 3, 4, 5 | - | | | | CLK (pin 6) | V <sub>6</sub> | -0.3 to 16 | ٧ | | <del></del> | $I_6$ | 3 | mΑ | | LDM (pin 17) | V <sub>17</sub> | -0.3 to 7.5 | ٧. | | LOOK IND (=!= 40) | $I_{17}$ | 3 | mΑ | | LOCK IND (pin 12) | V <sub>12</sub> | $-0.3$ to $V_{S1} + 0.2$ | V | | PD (pin 14)<br>V <sub>D</sub> (pin 11) | $I_{14} \ V_{11}$ | -0.3 to 33 | mA<br>V | | OSC (pin 13) | V <sub>11</sub><br>V <sub>13</sub> | $-0.3$ to $V_{S1} + 0.2$ | v | | OSC (pin 13) | $I_{13}$ | 8 | mΑ | | Junction temperature | T <sub>i</sub> | 140 | °C | | Storage temperature range | T <sub>stg</sub> | -40 to 125 | °č | | Thermal resistance (system-air) | Rinsa | 80 | K/W | ## Operating range | Supply voltage range | $V_{S1}$ | 4.5 to 7.15 | į V | |----------------------|------------------------------------|-------------|-----| | Input frequency | f <sub>F.</sub> <del>¯</del> | 16 | MHz | | Divider factor | N | 256 to 8191 | 1 | | Crystal frequency | $f_{O}$ | 3 | MHz | | Tuning voltage | $\vec{\nu_{\scriptscriptstyle D}}$ | 0.3 to 33 | l v | | Ambient temperature | T <sub>A</sub> | 0 to 70 | °C | | Ch | 91 | ٠, | ~1 | • | ri | -+ | in | , | |----|----|----|----|----|----|----|----|---| | GH | Ыľ | d | С | æ. | ш | SI | ıc | 5 | | Characteristics | | | | | | | |-----------------------------------------------------------------------|--------------------------------------|------|------------|------------|----------------------------------------|---------| | $V_{S1} = 5 \text{ V}; T_A = 25 ^{\circ}\text{C}$ | | 1 | | 1 | 1 | | | | | Test | min | typ | max | | | Supply current, pin 18<br>Oscillator output, pin 13 | I <sub>S1</sub><br>V <sub>13 H</sub> | 4 | 4.5 | 20 | 35 | mA<br>V | | $R_{\rm L2}$ = 3.5 k $\Omega$<br>OSC<br>$R_{\rm L2}$ = 3.5 k $\Omega$ | <i>V</i> <sub>13L</sub> | 4 | | | 0.7 | V | | Signal inputs F/F, pin 15, 16 | | 1 | ı | 1 | 1 | 1 | | Input voltage | V <sub>15H</sub><br>V <sub>15L</sub> | 1 1 | 4.1<br>3.8 | İ | $V_{S1} + 0.2$<br>$V_{S1} - 0.1$<br>50 | V | | Input current $V_{15} = 5 \text{ V}$ | I <sub>15</sub> | 1 | 200 | | | μA | | Input sensitivity (peak-to-peak) Sine push-pull f = 16 MHz | V <sub>15.16</sub> | 1 | 300 | | 1200 | mV | | Bus inputs CPL, IFO, PLE, pin 7, 8, 10 | | | | | | | | Upper threshold voltage<br>Lower threshold voltage | V <sub>7 u</sub><br>V <sub>7 I</sub> | 2 2 | 1.0 | 1.3<br>0.7 | 1.6 | V | | Hysteresis<br>H input current | $\Delta V_7 = I_{7H}$ | 2 2 | | 0.6 | 8 | V<br>μA | | V <sub>7H</sub> = 5 V<br>L input current | $I_{7L}$ | 2 | -50 | | | Ι΄. | | $V_{7L} = 0.4 \text{ V}$ | 17L | - | -50 | | | μА | | Band selection outputs UHF, VHF, Bd I/III pins 3, 4, 5 | | | | 1 | | | | Reverse current V <sub>3H</sub> = 15 V | $I_{3\mathrm{H}}$ | 3 | | | 10 | μА | | Forward current (current drain)<br>$2V \le V_3 \le 15 V$ | $I_{3 extsf{L}}$ | 3 | 8.0 | | 1.7 | mA | | | | | | | | | | Clock output CLK, pin 6 H output voltage V <sub>S3</sub> =15 V | V <sub>6H</sub> | 4 | 14 | | | v | | L output voltage $R_{L_1} = 6.8 \text{ k}\Omega$ | V <sub>6L</sub> | 4 | | | 1.5 | V | | Tuning section $V_{\rm D}$ , PD, pins 11, 14 | | | | - | | | | Tuning voltage V <sub>S2</sub> = 33 V | V <sub>11</sub> | 5 | 0.3 | | 32.5 | V | | Charge-pump current PLL locked | $I_{14}$ | 5 | -150 | ±100 | 150 | μΑ | | PLL unlocked | $I_{14}$ | 5 | -450 | ±300 | 450 | μА | | Ch | aracteristics (cont'd | ) | |----|-----------------------|---| | 17 | -15 VAT -05 PC | | | $V_{\rm S1} = 15 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | | | | | | |--------------------------------------------------------------|----------------------------------------|-----------------|-----|-----|--------------------------------------------------|-----| | | | Test<br>circuit | min | typ | max | | | Lock indication, pin 12 | | | | _ | <del> </del> | | | H output voltage<br>L output voltage | V <sub>12 H</sub><br>V <sub>12 L</sub> | 5<br>5 | 2.8 | | 0.4 | V | | | . 12 L | 1 - | ļ | | , 5., | , , | | Carry synchronous divider LDM Pin 17 (open collector) | | | | | | | | Reverse current<br>V <sub>17 H</sub> = 5 V | $I_{17}$ | 1 | | | 10 | μΑ | | L output voltage | V <sub>17 L</sub> | | | | 0.4 | v | | $R_1 = 5 k\Omega$ | - 11 - | ļ | | - | | - | | Switching times | | | | | | | | IFO, PLE | | 1 | | † | 1 | I | | Set-up time<br>Hold time | ts | 2 2 | 2 | 1.5 | | μs | | CLK | $t_{ m H}$ | 2 | 2 | 1.5 | | μs | | H pulse width | $t_{TH}$ | 4 | | 8.0 | | μs | | L pulse width | t <sub>TL</sub> | 4 | | 8.0 | | μs | | HL transition time | t <sub>THL</sub> | 4 | 0 | | 0.5 | μs | | $R_{\rm L1} = 6.8 \text{ k}\Omega$ | | | | | | | | LH transition time | t <sub>TLH</sub> | | 0 | | 1.5 | μs | | $C_{L1} = 50 \text{ pF}$ | | ļ | | | | | | CPL<br>H pulse width | | 1 | | | | _ | | L pulse width | <sup>‡</sup> cн | 2 2 | 2 | 1.5 | | μs | | OSC | <sup>‡</sup> CŁH | 1 | - | 1.5 | [ | μS | | H pulse width | t <sub>OH</sub> | 4 | 133 | | | ns | | L pulse width | t <sub>OL</sub> | 4 | | | 200 | ns | | HL transition time | tonu | 4 | | | 20 | ns | | $R_{L2} = 3.5 \text{ k}\Omega$ | | | | | | | | LH transition time | tolh | 4 | | • | 50 | ns | | $C_{L2} = 8 pF$ | | | | | | } | - F, F A switchable 16/17 counter is triggered by the ECL signal inputs F/F. The counter, in connection with a 4-bit and a 9-bit programmable, synchronous counter, forms a programmable, 13-bit synchronous divider using the dual-modulus technique, the 4-bit counter controlling the switchover from 16 to 17. Divider ratios of N = 256 to 8191 are possible. For test purposes the carry of the synchronous divider is available at the LDM output (open collector). - The 16-bit shift register and latch is subdivided into 13 bits for storing the divider ratio N and 3 bits for controlling the three band-selection outputs. - CPL The telegram is shifted in via the serial data input IFO with the HL edge of the shift clock CPL when the enable input PLE is also on high level. First the complement of the divider ratio N, beginning with the LSB, is inserted in binary code, followed by the three control bits for the band-selection switching (see truth table). The 16-bit latch takes the data from the shift register when the enable input PLE is on low level. - Q1, Q2 The IC includes a crystal-controlled, 3-MHz clock oscillator. The output signal is divided down to 1.953125 kHz (reference signal) by a 1/1536 reference divider. OSC The oscillator frequency appears at the TTL output OSC. - CLK The clock of 62.5 kHz is available at the open-collector output CLK. - PD The divided input signal is compared with the reference signal in a digital phase detector. If the falling edge of the input signal appears prior to the falling edge of the reference signal, the DOWN output of the phase detector turns to high level for the duration of this phase difference. In the reverse case the UP output turns to high level. If the two signals are in phase, both outputs remain at low level. The UP/DOWN outputs control the two current sources $I^+$ und $I^-$ (charge pump). If the two outputs are low (PLL locked), the charge-pump output PD will turn to the high-impedance state (TRISTATE). - LOCK An L signal appears at the LOCK IND output if frequency and phase are IND synchronous. The current sources $I^+$ and $I^-$ are then reduced from 300 to 100 $\mu$ A. - $V_{\rm D}$ The current pulses generated by the charge pump are integrated to form the tuning voltage by means of an active lowpass filter (external pull-up resistor to supply $V_{\rm S2}$ and external *RC* circuitry). The dc output signal appears at $V_{\rm D}$ and serves as a tuning voltage for the VCO. - UHF The band-selection outputs (UHF, VHF, Bd I/III) contain current drains with open collectors. In this way PNP transistors working as band-selection switches can be connected directly without current-limiting resistors (see application circuit). # Pin description | Pin | Symbol | Function | |-----|------------------------|-----------------------------| | 1 | Q2 | Crystal | | 2 | Q 1 | Crystal | | 3 | UHF | , | | 4 | VHF | Band selection outputs | | 5 | Bd I/III | · · | | 6 | CLK | Clock output | | 7 | CPL | Clock input | | 8 | IFO | Data input | | 9 | GND - | Ground | | 10 | PLE | Shift register enable input | | 11 | $V_{\rm D}$ | Tuning voltage | | 12 | LOCK IND | Lock indication output | | 13 | OSC | Oscillator output | | 14 | V <sub>PD</sub> | Phase detector voltage | | 15 | F | Inverted input | | 16 | F | Input | | 17 | LDM | Carry | | 18 | <i>V</i> <sub>S1</sub> | Supply voltage | ## Block diagram ## Computation for loop filter Loop bandwidth: $\omega_{R} = \sqrt{\frac{I_{p} \times K_{VCO}}{C_{1} \times P \times N}}$ Attenuation: $\xi = 0.5 \times \omega_R \times R \times C_1$ P = Prescaler V = Programmable divider I<sub>p</sub> = Pump current $K_{VCO}$ = Tuner slope $R, C_1$ = Loop filter #### Example for channel 47: P=64; N=5760; $I_{\rm p}=100~\mu{\rm A}$ ; $K_{\rm vco}=18.7~{\rm MHz/V}$ ; $R=33~{\rm k}\Omega$ $C_1=330~{\rm n}$ F; $\omega_{\rm R}=124~{\rm Hz}$ ; $f_{\rm n}=20~{\rm Hz}$ ; $\zeta=0.675$ Post filter: $R_1 = 10 \text{ k}\Omega$ ; $C_1 = 47 \text{ nF}$ Standard dimensioning: $C_2 = C_{1/5}$ $V_{S1} = 5 \text{ V}$ ; $V_{S2} = 33 \text{ V}$ ; $V_{S3} = 12 \text{ V}$ ; $R_2 \text{ to } R_4 = 22 \text{ k}\Omega$ ; $R_L = 22 \text{ k}\Omega$ #### **Application circuit** | Meaning | ŀ | Outputs | | Input "IFO" bit | | | |--------------|-----|---------|----------|------------------------|-----|-----| | | UHF | VHF | Bd I/III | <b>2</b> <sup>15</sup> | 214 | 213 | | "UHF" | L | Н | Н | L | Н | Н | | "Bd I/VHF" | H | L | Н | н | L | Н | | "Bd III/VHF" | н | L | L | Н | L | L | | "Bd III/VHF" | Н | Н | L | Н | Н | L | At positive logic, the "IFO" bits $2^0\dots 2^{12}$ complement the dual code from divider ratio N. ## Pulse diagram # Pulse djagram ## Test and measurement circuits #### Test circuit 1 Test circuit 2 Test circuit 3 #### Test and measurement circuits #### Test circuit 5 **DIP 22** The SDA 2120 contains the complete digital section (reference oscillator, 20-bit shift register with memory, programmable divider, band select outputs as well as a phase detector, two charge pumps, one current multiplier, and two amplifiers) for tuning an AM/FM receiver by PLL frequency synthesis. A serial interface facilitates connection to a microprocessor. The microprocessor will load the divider, the band select outputs, and the current multiplier with the suitable information. #### **Features** - Integrated prescaler - Switch-selectable from AM to FM - ♦ High frequency resolution FM = 12.5 kHz, AM = 0.5 kHz ## Maximum ratings | Supply voltage | $v_{\rm s}$ | 7.5 | V | |---------------------------------|---------------------------|------------|------| | Tuning supply voltage | $V_{\rm SAM}/V_{\rm SFM}$ | 32 | V | | IFO, PLE, CPL | $V_{\mathrm{iH}}$ | 5.5 | V | | Band select: UKW, SW, MW, LW | $V_{BS}$ | 18 | V | | AM, FM | $V_{\rm AM/FM}$ | 5.5 | V | | F | $V_{F}$ | 5.5 | V | | Input current amplifier | $I_{iV}$ | 500 | μA | | Output current amplifier | $I_{DAM/FM}$ | 7 | mA | | Junction temperature | $T_{i}$ | 140 | ) °C | | Storage temperature range | Τ΄ <sub>stg</sub> | -40 to 125 | °C | | Thermal resistance (system-air) | RthSA | 65 | K/W | | | | | | #### Operating range | - | | | | |---------------------------------------------------|---------------------|--------------|-----| | Supply voltage | $V_{\mathrm{S}}$ | 4.5 to 5.5 | V | | Ambient temperature range | $T_{amb}$ | -25 to 85 | °C | | Resistance for charge pump current <sup>1</sup> ) | $R_{I}$ | >100 | kΩ | | Input frequency input AM | f <sub>iAM</sub> | 10 | MHz | | Input frequency input FM | f <sub>i FM</sub> | 120 | MHz | | Prescaler factor LW/MW | N <sub>LW/MW</sub> | 2 / 16383 | İ | | Prescaler factor SW/UKW | N <sub>SW/UKW</sub> | 4097 / 16383 | | | | | • | | <sup>1)</sup> Multiplication factor M = 15 # Characteristics ( $V_S = 5 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ) | | | min | typ | max | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------|-----------------|-------------------------------|--------------------| | Supply current L tuning voltage $V_{\rm tunAM}/V_{\rm tunFM}$ ( $I_{\rm DL}$ = 2.5 mA) H tuning voltage $V_{\rm tunAM}/V_{\rm S2}$ = 32 V) H tuning voltage $V_{\rm tunFM}$ ( $V_{\rm S2}$ = 32 V) | I <sub>S</sub> V <sub>DL</sub> V <sub>tun H AM</sub> V <sub>tun H FM</sub> | 30<br>30 | 60 | 0.5 | mA<br>V<br>V | | Sensitivity input AM ( $f = 10 \text{ MHz}$ )<br>Sensitivity input FM ( $f = 120 \text{ MHz}$ ) | $V_{IAMrms} \ V_{IFMrms}$ | | 10<br>20 | | mV<br>mV | | Input resistance input AM (f = 10 MHz; V <sub>IAMrms</sub> = 100 mV) Input resistance input FM (f = 120 MHz; V <sub>IFMrms</sub> = 100 mV) input capacitance, input AM/FM | R <sub>IAM</sub><br>R <sub>IFM</sub><br>C <sub>I</sub> | | 0.5 | | kΩ<br>kΩ<br>pF | | Inputs IFO, PLE, CPL | | | | | | | Upper threshold voltage<br>Lower threshold voltage<br>H input current<br>L input current | $V_{ extsf{Su}} \ V_{ extsf{SI}} \ I_{ extsf{iH}} \ I_{ extsf{iL}}$ | 2.01) | | 0.8 <sup>1)</sup><br>8<br>-50 | V<br>V<br>μΑ<br>μΑ | | BS outputs: UKW, SW, MW, LW | | | | | | | $(V_{pp} = 15 \text{ V})$<br>(0.5 V \leq V_{pp} = 15 V) | $I_{ t q t H}$ | 0.8 | 1.2 | 10<br>3.0 | μA<br>mA | | Oscillator output F | | | | | | | $(I_{\rm FH} = -100~\mu{\rm A})$<br>$(I_{\rm FL} = 100~\mu{\rm A})$<br>Residual ripple of the tuning voltage<br>(f = 0-1 kHz, test bandwidth 10 Hz) | V <sub>qFH</sub><br>V <sub>qFL</sub><br>V <sub>tunAM</sub> | 4.5 | 5 | 0.7 | ν<br>ν<br>μν | | (f=1-50 kHz, test bandwidth 100 Hz)<br>Charge pump output current AM/FM<br>$(R_{\rm I}=130 \text{ k}\Omega, M=15,$<br>$I_{\rm qAI} \text{ tested against } 2.5 \text{ V}) \text{ tristate}$ | $V_{ m tunFM}$ $I_{ m qAl}$ | | 1<br>±500<br>±5 | | μV<br>μA<br>nA | | Switching times | | | | | | | IFO, PLE Set-up time for enable Set-up time for data Hold time for enable Hold time for data | t <sub>SE</sub><br>t <sub>SD</sub><br>t <sub>HE</sub><br>t <sub>HD</sub> | 0.3<br>0.4<br>3<br>3 | | | րs<br> րs<br> րs | | CPL | | | | | | | H pulse width<br>L pulse width | t <sub>CL</sub> | 2 2 | | | μs<br>μs | | F H pulse width L pulse width H/L transition time ( $C_{L2} = 10 \text{ pF}$ ) L/H transition time ( $C_{L2} = 10 \text{ pF}$ ) | ten<br>t <sub>el</sub><br>t <sub>ent</sub><br>t <sub>elh</sub> | 200 | | 300<br>20<br>50 | ns<br>ns<br>ns | <sup>1)</sup> Values apply throughout the operational range. | Function | "IFO"<br>2 <sup>14</sup> | bit<br>2 <sup>15</sup> | Ban<br>LW | | ect ou<br>SW | utputs<br>UKW | f <sub>ref</sub> /kHz | Active input | Active output | |----------|--------------------------|------------------------|-----------|---|--------------|---------------|-----------------------|--------------|---------------| | LW | L | L | Н | Н | Н | Н | 0.5 | AM | AI AM | | MW | L | Н | Н | L | Н | Н | 0.5 | AM | Al AM | | SW | H | Ĺ | Н | Н | L | Н | 0.5 | AM | AI AM | | UKW | H | Н | Н | Н | Н | L | 12.5 | FM | AIFM | # Pulse diagram # Pulse diagram Set-up and hold times #### Circuit description The component contains a 14 bit programmable synchronous divider (% P, % M, % S), which divides the frequency of a signal pending at input AM, or FM resp. by the factor N=2...16383 (LW/MW), or N=4097...16383 (SW/VHF). The buffered inputs AM and FM can be directly connected to the VCO via capacitors due to their own prevoltage generation. The input sensitivity of the inputs is 10 mV $_{\rm rms}$ (AM) or 20 V $_{\rm rms}$ (FM). The frequency divider input can be switched optionally to AM or FM per software switch. While the LW/MW signal is divided into a pure synchronous divider, the SW/VHF signal is divided into a modulo two divider followed by a synchronous divider. The shift register with latch, with a depth of 20 bits, is divided into 14 bits to store the divider ratio N of the synchronous divider; 2 bits to control the four band select outputs (VHF, SW, MW, LW); 4 bits for the current multiplier to select the optimum current for the charge pump. The divider ratio *N*, the band selection, as well as the information for the current multiplier are loaded into the 20 bit shift register via the serial data input IFO. First, the complement of the divider ratio, beginning with the least significant bit, is loaded in a binary encoded form. This is followed by the band select control bits SB0 und SB1 (refer to table), finished by the information bits for the current multiplier. During FM operation, they are loaded in binary encoded form beginning with the LSB, during which the bit sequence 0000 is not permissible. During AM operation, the complement of the information bit is loaded in binary encoded form beginning with the LSB, during which the bit sequence 1111 is not permissible. The information is loaded with the HL slope of the shift pulse CPL. Acceptance of the data at the IFO input can only take place during the H state of the enable input PLE. The 20 bit latch accepts the data from the shift register during the L state of the enable input PLE. The component is equipped with its own crystal-controlled 4 MHz pulse oscillator. A square-wave signal of 2 MHz derived from the pulse oscillator is available at output F, which can be used for the synchronization of peripheral devices (e.g. microprocessor). The output F is to be connected to ground in order to provide a high signal-to-noise ratio. The oscillator output signal ( $f_{\rm OSC} = 4$ MHz) is divided down to 0.5 kHz or 12.5 kHz respectively, by a switch-selectable reference divider (reference signal). The reference divider is switched by the same signal that also switches the inputs. The divided input signal is compared with the reference signal in a digital phase detector. If the falling edge of the divided input signal appears prior to the falling edge of the reference signal, the DOWN output of the phase detector goes into the H state for the duration of the phase difference. In the opposite case, the output UP goes into the L state, If both signals are in phase, the DOWN output remains in the L state and output UP in the H state. The outputs UP/DOWN control the two current sources $I^+$ and $I^-$ (charge pump). If output UP is in the L state, current source $I^+$ is activated; if output DOWN is in the H state, current source $I^-$ is in effect. If DOWN is in the L state and UP is in the H state, the charge pump output changes into a high-ohmic state (TRI STATE). The current pulses generated by the charge pump are integrated with the aid of an active low pass (external FET op amp with RC circuitry). The DC output signal of the low pass is available at the FET op amp output and serves as tuning voltage for the VCO. If there are minor requirements to be met regarding the signal-to-noise ratio, an internal amplifier with a series-connected external darlington transistor can be used instead of the external FET op amp. The output stage of the internal amplifier comprises a transistor with open-collector output. The external collector resistor can then be connected to voltages up to 30 V. The output transistor is dimensioned such that a voltage drop of 0.5 V occurs at a 2.5 mA collector current. The component contains two separate charge pumps and two separate amplifiers. Only one charge pump is active at a time. The switch-over is achieved by the same signal that also switches the AM/FM inputs. Thus, separate low passes can be set up for AM and FM. The output current of both charge pumps (source current = sink current) is $M \times I$ . M is the multiplication factor that is given by the information bits for the current multiplier, M being an integer and $1 \le M \le 15$ . I is the basic current of the charge pump that is set by means of an external resistor between pin $I_{\text{ref}}$ and $V_{\text{S}}$ . As the software monitors the current, a fast transient response of the PLL during band limit peaks and range changes (recharging the low pass) can be achieved, as well as a high signal-to-noise ratio in the steady state. The delay time between phase detector input and charge pump output is typically 20 ns. The phase detector with charge pump gain depends on the selected charge pump output current and is calculated as follows: $$K_D = \frac{2I}{4\pi} \begin{bmatrix} \mu A \\ rad \end{bmatrix}$$ The wiring of the charge pump output Al has to ensure that the DC voltage value at the output varies only between 1.2 V and 3.8 V (e.g. by applying a reference voltage of approx. 2.5 V when using the external operational amplifier. The band select outputs contain current drains ( $I_{\rm q\,L}=0.8$ to 3.0 mA) with open collectors, in order to be able to switch voltages greater than the supply voltage of the component (5 V). Thus the transistors, operating as band select switches, can be directly driven without current limiting resistors (refer to application circuit). During operation, pin 2 (N.C.) must be connected to ground. ## Supplements to the circuit description Relationship between IFO bits of current multiplier and multiplication factor for the output current of the charge pump. | IFO | BIT | | | Multiplication factor M | Multiplication factor M | |-----------------|-----|-----------------|-----------------|-------------------------|-------------------------| | 2 <sup>16</sup> | 217 | 2 <sup>18</sup> | 2 <sup>19</sup> | FM | AM | | L | L | L, | L | 0 | 15 | | Н | L | L | L | 1 1 | 14 | | L | Н | L | L | 2 | 13 | | Н | Н | L | L | 3 | 12 | | L | L | Н | Ļ | 4 | 11 | | Н | L | Н | L | 5 | 10 | | L | Н | Н | L | 6 | 9 | | Н | H | Н | L | 7 | 8 | | L | L | L | Н | 8 | 7 | | Н | L | L | Н | 9 | 6 | | L | Н | L | Н | 10 | 5 | | Н | Н | L | Н | 11 | 4 | | L | L | Н | Н | 12 | 3 | | Н | L | Н | Н | 13 | 2 | | L | Н | Н | Н | 14 | 1 | | Н | Н | Н | Н | 15 | 0 | ## Pin configuration | Pin No. | Symbol | Function | |---------|---------------------|------------------------------------| | 1 | EV AM | Amplifier input AM | | 2 | | N.C. | | 3 | AI AM | Charge pump output AM | | 4 | FM | Signal input VHF | | 5 | AM | Signal input SW/MW/LW | | 6 | V <sub>S</sub> | Supply voltage | | 7 | Q2 | Crystal | | 8 | Q1 | Crystal | | 9 | UKW | Band select output VHF | | 10 | LW | Band select output LW | | 11 | F | Oscillator output | | 12 | MW | Band select output MW | | 13 | SW | Band select output SW | | 14 | IFO | Data input | | 15 | CPL | Shift register input | | 16 | PLE | Enable input for shift register | | 17 | GND | Ground | | 18 | $I_{ref}$ | Current adjustment for charge pump | | 19 | V <sub>tun FM</sub> | Tuning voltage FM | | 10 | EV FM | Amplifier input FM | | 21 | AI FM | Charge pump output FM | | 22 | V <sub>tun AM</sub> | Tuning voltage AM | #### **Block diagram** ## Circuitry of inputs and outputs (schematic) Band select outputs (BS) # Test circuit for residual ripple of the FM tuning voltage <sup>\*)</sup> The mentioned filter constants are only approximate values. They have to be matched to the actual tuner by the user. #### Test circuit for charge pump output current To activate the "charge pump", there must be a difference between the frequency of the AM/FM inputs and the frequency of the $\mu C$ . <sup>1)</sup> Double FET operating amplifier: MC 34002, CA 3240, TL 082, LF 353 or similar types. 2) The filter values must be matched to the actual tuner by the user. **DIP 22** The SDA 2131 includes a static display driver for 16 LEDs featuring a 10 mA output current, each. The serial data interface enables a simple connection to the microcomputer. #### **Features** - Integrated load resistances, thus few external components are required - Number of LEDs software-selectable - Blanking capability through DC-controlled input - Simple connection to a microcomputer ## **Maximum ratings** | V <sub>S7</sub> | -0.3 to 7 | V | |---------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>14.5.6</sub> | -0.3 to 7 | V | | $V_{aH}$ | -0.3 to 7 | V | | , | | i | | V <sub>C8</sub> | -0.3 to V <sub>S</sub> | V | | $T_{\rm i}$ | 150 | °C | | $\dot{\mathcal{T}}_{stg}$ | -40 to 125 | °C | | · · | | | | R <sub>thSA</sub> | 65 | K/W | | | V <sub>[4,5,6</sub><br>V <sub>qH</sub><br>V <sub>C8</sub><br>T <sub>j</sub><br>T <sub>slg</sub> | V <sub>I4,5,6</sub><br>V <sub>aH</sub> -0.3 to 7<br>-0.3 to 7<br>V <sub>C8</sub> -0.3 to V <sub>s</sub><br>T <sub>j</sub> 150<br>T <sub>stg</sub> -40 to 125 | The anode voltage of the LEDs and the number of simultaneously active outputs should be selected so that a total power dissipation of 800 mW in the IC is not exceeded. #### Operating range | Supply voltage range | $V_{\mathrm{S7}}$ | 4.5 to 5.5 | V | |---------------------------|-------------------|------------|----| | Ambient temperature range | T <sub>amb</sub> | 0 to 70 | °C | ## Characteristics ( $V_S = 5 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ) | | | | 1 | min | typ | max | | |------------------------------------------------------------|----------------------------------------------------|------------------------------------|---------|----------|------------|------------|------------| | | rent (all LEDs ON) | $\overline{I_{\mathtt{S}}}$ | , | | 10 | 15 | mA | | $(I_q = 10 \text{ mA})$<br>Quiescent of<br>$(I_q = 0; C =$ | current | $I_{\mathtt{S}}.$ | , | | 2.5 | 3.5 | mA | | Switching v H input curr | oltage | V <sub>s</sub> . | ,, U, U | 8.0 | 1.4 | 2.0 | V<br>μA | | $(V_{\rm H} = 5.5 \text{ V})$ | | <b>4</b> H. | 4,5,6 | ı | | ' | μΛ | | L input curr $(V_1 = 0.4 \text{ V})$ | ent | -1 | L4,5,6 | į | | 10 | μΑ | | Output curr | ent (V <sub>q</sub> = 2.9 V)<br>9 to 16, 18 to 22) | $I_{q}$ | 1 | 8 | 10 | 12.5 | mA | | Output leak | age current ( $V_q = V_S$ )<br>9 to 16, 18 to 22) | $I_{qf}$ | | | | 10 | μΑ | | Switching v | oltage C | V <sub>s</sub> | 9 | 1.5 | 2.1<br>0.6 | 2.7<br>0.9 | V<br>mA | | $(V_{H8} = 5 \text{ V})$ | elit O | $I_{H}$ | 8 | | 0.0 | 0.5 | IIIA | | L input curr | ent C | -1 | L8 | | | 1 | μА | | (V <sub>L8</sub> = 0 V)<br>H input curr | rent C | $I_{H}$ | | | | 15 | μA | | (at switchin | | -11. | , , | ' | ' | | ı F | | Switching | times | | | | | | | | CLK (pin 5) | H pulse width | t <sub>HC</sub> | | 1 | | | μs | | | L pulse width | t <sub>LC</sub> | | 2 | | | μs | | | Set-up time | t <sub>sc</sub> | ·-·\ | 0 | | | μs | | D (pin 4) | Hold ti⊕e<br>Set-up time | t <sub>hC</sub> | | 0<br>0.5 | | | μs | | D (piii 4) | Hold time | t <sub>SD</sub><br>t <sub>bD</sub> | | 0.5 | | | μs<br>· μs | | E (Pin 6) | H pulse width | t <sub>HE</sub> | | 50 | ; | | μS | | _ (, 0, | L pulse width | t <sub>LE</sub> | | 0.5 | | | μs | | | Set-up time | fse | | 1.5 | | | μs | | | Hold time | thE | | 1 | | | μs | | Α | delay time | t <sub>A</sub> | | 10 | | | μs | ## Circuit description A serial interface consisting of data input D, enable input E, and clock input CLK, to connect the IC to a microprocessor. The 16 bit information ("H" at input D corresponds to the current flow at outputs A1 to A16) is loaded into a 16 bit shift register via the serial data input, beginning with LSB. Data transfer is initiated by the HL slope of the clock pulse at CLK. The data transfer D can take place only during the H state of the enable input E. A buffer accepts the data from the shift register during the HL slope of the enable input. The buffer directly drives the outputs A1 to A16. The output is limited by an internal resistor of 290 $\Omega$ . Through input C the outputs can be switched off ( $V_{C8} = 0 \text{ V}$ ). The inputs D, E, and CLK, and the input C are TTL-compatible. # Block diagram Memory contents after the falling edge of $\ensuremath{\mathsf{E}}$ LSB MSB LHHLLHHLLHLLHL The first information shifted to D with CLK is displayed at A1. ## Pulse diagram # Application circuit 1 2 digit 7-segment display # Application circuit 2 Point display (1 of 16 diodes illuminated) # Pin configuration | Pin No. | Symbol | Function | |---------|----------------|---------------------------| | 1 | A14 | Output 14 for LED cathode | | 2 | A15 | Output 15 for LED cathode | | 3 | A16 | Output 16 for LED cathode | | 4 | ם | Input for data | | 5 | CLK | Input for clock | | 6 | E | Input for enable | | 7 | ν <sub>s</sub> | Supply voltage | | 8 | C | Input for blanking | | 9 | A1 | Output 1 for LED cathode | | 10 | A2 | Output 2 for LED cathode | | 11 | A3 | Output 3 for LED cathode | | 12 | A4 | Output 4 for LED cathode | | 13 | A5 | Output 5 for LED cathode | | 14 | A6 | Output 6 for LED cathode | | 15 | A7 - | Output 7 for LED cathode | | 16 | A8 | Output 8 for LED cathode | | 17 | GND | Ground | | 18 | A9 | Output 9 for LED cathode | | 19 | A10 | Output 10 for LED cathode | | 20 | A11 | Output 11 for LED cathode | | 21 | A12 | Output 12 for LED cathode | | 22 | A13 | Output 13 for LED cathode | **DIP 20** The SDA 2208 is designed as a remote control transmitter for direct driving of infrared transmitter diodes. The instructions are generated by an input matrix (i.e. keyboard) in the form of biphase codes. Distributed over 8 levels, there are a max. of 512 instructions available. ## **Maximum ratings** | Supply voltage range | $V_{\mathtt{S}}$ | -0.3 to 10.5 | V | |---------------------------------|---------------------------|------------------------|-----| | Matrix rows | $V_{\text{row}}$ | −0.3 to U <sub>S</sub> | V | | Matrix columns | $V_{col}$ | −0.3 to U <sub>S</sub> | V | | Programming pin (PPIN) | $V_{PP}$ | −0.3 to U <sub>S</sub> | V | | Oscillator input (CLKI) | Viosc | -0.3 to 2 | V | | Infrared output (IRA) | | | 1 | | inhibițed | $V_{\mathbf{q}}$ | -0.3 to 10.5 | V | | in operation | $V_{\mathbf{q}}$ | -0.3 to 8 | V | | Junction temperature | T <sub>i</sub> . | 150 | °C | | Storage temperature range | $\dot{\mathcal{T}}_{stg}$ | -40 to 125 | °C | | Thermal resistance (system-air) | $R_{thSA}$ | 60 | k/w | ### Operating range | Supply voltage | V <sub>S</sub> | 4 to 10 | V | |----------------------|----------------|------------|------| | Ambient temperature | $T_{A}$ | 0 to 70 | l °C | | Oscillator frequency | $f_{CLK}$ | 430 to 530 | kHz | #### Characteristics $$V_{\rm S} = 7 \text{ V}; T_{\rm A} = 25 \,^{\circ}\text{C}$$ Current consumption\*) | transmitting phase<br>standby mode | |---------------------------------------------------| | Output current IRA<br>2 V < V <sub>2</sub> < 6 V | | Connecting registance (row-column or column-PPIN) | | | min | typ | max | | |-----------------------------------|-----|------------------|------------|----------------| | $I_{\mathtt{S}}$ $I_{\mathtt{S}}$ | 500 | 19<br>< 1<br>900 | 10<br>1000 | mΑ<br>μΑ<br>mΑ | | R <sub>rowcol</sub> | | | 500 | Ω | <sup>\*)</sup> Arithmetic mean value incl. transmitter diode # Pin description | Pin | Function | |-----|-------------------------------| | 1 | GND | | 2 | Output IRA | | 3 | Supply voltage V <sub>s</sub> | | 4 | R2 | | 5 | R7 | | 6 | R1 | | 7 | R6 | | 8 | R8 | | 9 | R4 | | 1Û | R3 | | 11 | R5 | | 12 | PPIN | | 13 | CH | | 14 | CE | | 15 | СВ | | 16 | cc | | 17 | CG | | 18 | CD | | 19 | CF | | 20 | Oscillator input CLKI | ## **Description of functions** #### Voltage supply Voltage consumption ceases in the quiescent state and is activated subsequent to connecting the component's matrix. When the matrix is disconnected, the IC automatically completes the message and returns into the quiescent state. ## **Clock input** The clock input is equipped with a ceramic resonator. This resonator oscillates with its parallel resonace. In addition, the clock signal can be injected at pin CLK I. The oscillator can be also operated by using an LC circuit with an isolating capacitor. #### Input matrix The matrix is comprised of 8 rows and 8 columns. Column A is used as supply voltage $V_{\rm S}$ . In order to transmit a message, the respective rows and columns have to be connected. The sender is switched on and a message is output. The length of the message depends on the duration of the matrix connection. A message is comprised of a start instruction, a variable number of information instructions (depending on the duration of the matrix connection) and an end instruction. #### Programming via PPIN The programming pin is used to provide access to all instruction sets or 512 instructions since the $8\times8$ matrix limits the use to one instruction set or 64 different instructions. By subdividing the instruction sets into 8 levels of 64 instructions each, a specific level can be selected by either keeping the PPIN open or by combining it with one of the seven column inputs (SPB to SPH). When connecting PPIN with one column alone, the standby supply current $I_{\rm S}$ does not increase. ## Safety features against incorrect operation As a prerequisite for an error-free message output with at least one information instruction, the matrix connection has to be free of interferences and its clock-frequency-dependent, minimal duration should be approx. 60 ms at a clock frequency of 500 kHz. The applied integrated circuit is equipped with a preventive mechanism (key bouncing) against erroneous outputs, which automatically resets the circuit during each detected interference. Equally, operating errors caused by connecting more than one row and one column are detected. The message will be ended through continuous transmitting of end instructions. Operating errors can be cancelled only by disconnecting all matrix connections. The level selection key (PPIN function) will be effective only if it is pressed prior to or simultaneously with the matrix key. Also, a simultaneous pressing of several selection keys has the same effect on the message as an erroneous matrix operation. The protective mechanism becomes effective at $V_{\rm S} \! \ge \! 6V$ . ### Composition of a message Subsequent to switch-on, the instruction No. 511 (10-bit word length with start bit) is output as start instruction to indicate to the receiver the onset of transmission. Depending on the duration of the matrix connection, a series of identical instructions will follow. If a message is ended by disconnecting the matrix connection, not more than one additional information instruction will be issued to be followed immediately by the end instruction. This end instruction is identical with the start instruction. #### Instruction structure Each instruction consists of a presignal, an infrared pause, a start bit and 9 information bits. During the duration of the presignal (256/fCLK), the receiver performs a simple amplitude adjustment of the input amplifier. The infrared pause appears between the end of the presignal and the onset of the start bit. Again, the receiver is provided with enough time to recognize transmission distortions based on the limits of the transmission range. The start bit has been permanently programmed as :1: and is used as synchronization support for the receiver. The bit structure has been illustrated in the pulse diagram. #### Output driver stage The fully integrated driver stage enables the direct connection of the infrared transmitter diodes to the infrared output IRA. The diode current is maintained at a constant level within a defined range to stabilize the transmitting power of the infrared diodes. #### Pulse diagrams ## **Basic operating process** for 500 kHz - $b = 60.928 \, \text{ms}$ - $c = 26.624 \, \text{ms}$ - $d = 177.664 \, \text{ms}$ - a) bounce - b) minimum key operating time to complete message with one information instruction - c) delay between the on-set of interference-free matrix connection and begin of message transmission - d) message with one information instruction - e) message with several identical information instruction #### Composition of message for 500 kHz $$a = c = f = 13.312 \text{ ms}$$ $b = 19.968 \, \text{ms}$ d = e = 177.76 ms - a) start instruction 10 bits - b) time interval between start and information instruction - c) information instruction 10 bits - d) time interval between identical information instruction - e) time interval between information and end instruction - f) end instruction 10 bits The timespan of an interference-free matrix connection determines the number of identical information instructions. #### **Pulse diagrams** #### Instruction structure in biphase code Time duration single bit e: 512/f<sub>CLK</sub> presignal V: $256/f_{CLK}$ infrared pause: $5x256/f_{CLK}$ start bit S is always 1 bits A to I are addressable ## Structure of the modulated half bit (as well as the presignal) $a = c = 4/f_{CLK}$ $b = 16/f_{CLK}$ $d = 256/f_{CLK}$ 16 pulses per half bit The H signal indicates a constant current source at $Q_{IRA}$ . The infrared transmitter diode is then active. #### **Block diagram** Since the infrared transmitter diodes have to be driven with pulse currents of approx. 1 A, the following has to be complied with during the layout of the PC board: - 1) The smoothing capacitor between $V_{\rm S}$ and ground should be located as closely as possible to the pins of the IC. - The supply line to the transmitter diodes is not to cause cross-talk in the key matrix. - 3) No residual currents are to flow over the connection ceramic oscillator/ground pin. # Truth table | No. of the instruction | Matrix<br>connection<br>row-column | Binary code<br>IRA information instruction<br>ABCDEFGHI | |------------------------|------------------------------------|---------------------------------------------------------| | 0 | 1A | 000000000 | | 1 | 1B | 100000000 | | 2 | 1C | 010000000 | | 3 | 1D | 110000000 | | 4 | 1E | 001000000 | | 5 | 1F | 101000000 | | 6 | 1G | 011000000 | | 7 | 1H | 111000000 | | 8 | 2A | 000100000 | | 9 | 2B | 100100000 | | 10 | 2C | 010100000 | | 11 | 2D | 110100000 | | 12 | 2E | 001100000 | | 13 | 2F | 101100000 | | 14 | 2G | 011100000 | | 15 | 2H | 111100000 | | 16 | 3A | 000010000 | | 17 | 3B | 100010000 | | 18 | 3C | 010010000 | | 19 | 3D | 1 1 0 0 1 0 0 0 0 | | 20 | 3E | 001010000 | | 21 | 3F | 101010000 | | 22 | 3G | 011010000 | | 23 | 3H | 111010000 | | 24 | 4A | 000110000 | | 25 | 4B | 100110000 | | 26 | 4C | 0 1 0 1 1 0 0 0 0 | | 27 | 4D | 110110000 | | 28 | 4E<br>4F | 001110000 | | 29 | | 101110000 | | 30<br>31 | 4G<br>4H | 0 1 1 1 1 0 0 0 0<br>1 1 1 1 1 1 0 0 0 0 | | 32 | 5A | 111110000 | | 33 | 5B | 100001000 | | 34 | 5C | 010001000 | | 35 | 5D | 110001000 | | 36 | 5E | 001001000 | | 37 | 5F | 101001000 | | 38 | 5G | 011001000 | | 39 | 5H | 111001000 | | 40 | 6A | 000101000 | | 70 | J 5/1 C | 100010100 | ## Truth table (cont'd) | No. of the instruction | Matrix<br>connection<br>row-column | Binary code<br>IRA information instruction<br>ABCDEFGHI | |------------------------|------------------------------------|---------------------------------------------------------| | 41 | 6B | 100101000 | | 42 | 6C | 010101000 | | 43 | 6D | 110101000 | | 44 | 6E | 001101000 | | 45 | 6F | 101101000 | | 46 | 6G | 011101000 | | 47 | 6H | 111101000 | | 48 | 7A | 000011000 | | 49 | 7B | 100011000 | | 50 | 7C | 010011000 | | 51 | 7D | 110011000 | | 52 | 7E | 001011000 | | 53 | 7F | 101011000 | | 54 | 7G | 011011000 | | 55 | 7H | 111011000 | | 56 | 8A | 000111000 | | 57 | 8B | 100111000 | | 58 | 8C | 010111000 | | 59 | 8D | 110111000 | | 60 | 8E | 001111000 | | 61 | 8F | 101111000 | | 62 | 8G | 011111000 | | 63 | 8H | 111111000 | | | l | |------------------------------------------------|-------| | Instruction 0 to 63; PPIN free | 0 0 0 | | Instruction 64 to 127: PPIN connected with CB | 100 | | Instruction 128 to 191: PPIN connected with CC | 0 1 0 | | Instruction 192 to 255: PPIN connected with CD | 1 1 0 | | Instruction 256 to 319: PPIN connected with CE | 0 0 1 | | Instruction 320 to 383: PPIN connected with CF | 101 | | Instruction 384 to 447: PPIN connected with CG | 0 1 1 | | Instruction 448 to 511: PPIN connected with CH | 1111 | In every instruction set, the assignment instruction – matrix connection (row – column) is analogous to the group 0 to 63. GHI ## Example: Instruction 64 is generated, when PPIN is connected with CB, and R1 with CA. ## Preliminary data DIP 8 The IC has been designed for application in TV receivers using the frequency control of the frequency synthesis rough copy concept. It includes a pre-amplifier and an ECL pre-scaler with a 1:64 scaling rate and symmetrical ECL push-pull outputs. The operating range of the IC extends to an input frequency of 1.3 GHz. - Minimal current consumption - High input sensitivity ## Maximum ratings | Supply voltage | $v_{\rm s}$ | -0.3 to 6 | V | |---------------------------|-----------------------|----------------|-----------------| | Input voltage | V <sub>i2.3</sub> | 2.5 | V <sub>PP</sub> | | Output voltage | V <sub>q6,7</sub> | V <sub>S</sub> | l v | | Output current | -I <sub>q6,7</sub> | 10 | mA | | Junction temperature | $ au_{\mathbf{i}}$ | 125 | °C | | Storage temperature range | ,<br>T <sub>stg</sub> | 40 to 125 | °C | | Thermal resistance: | | • | 1 | | System-air | R <sub>thSA</sub> | 115 | } k/w | | | ı | 1 | 1 | | Range of operation | | | | | Supply voltage | V <sub>s</sub> | 4.5 to 5.5 | l v | | Input frequency | f | 70 to 1300 | MHz | | Ambient temperature range | Tamb | 0 to 70 | l ∘c | ## Characteristics ( $V_S = 4.5 - 5.5 \text{ V}$ ; $T_{amb} = 0 - 70 ^{\circ}\text{C}$ ) | | • | min | typ | max | | |--------------------------------------------------|---------|------|-----|-----|-----| | Current consumption inputs blocked, outputs free | ls | | 23 | 29 | mA | | Output voltage shift<br>(at each output) | $V_{q}$ | | | | | | <i>C</i> <sub>L</sub> ≤15 pF | | 0.5 | 1 | 1.2 | dBm | | $C_{L} = 60 \text{ pf}$ | | 0.35 | | | dBm | | Input level | $V_{I}$ | | | | 1 | | ("Input sensitivity") | | | | 1 | ì | | 70 MHz | | -26 | | 3 | dBm | | 80 MH2 | | -27 | ļ | 3 | dBm | | 120 MHz | | -30 | | 3 | dBm | | 250 MHz | | -32 | | 3 | dBm | | 600 MHz | | -27 | | 3 | dBm | | 1000 MHz | | -27 | | 3 | dBm | | 1100 MHz | | -27 | | 3 | dBm | | 1200 MHz . | | -21 | | 3 | dBm | | 1300 Mhz | | -15 | | 3 | dBm | #### Circuit description The pre-amplifier of the IC features symmetrical push-pull outputs. If one of the signal inputs is in an asymmetrical driving mode the other input should be grounded by a capacitor (1.5 nF) with low series inductivity. The pre-scaler of the IC consists of several status controlled master slave flip flops with a 1:64 scaling rate. The asymmetrical push-pull outputs of the pre-scaler have been designed with an internal resistance of $500\Omega$ each. The DC voltage level of the outputs is connected to the supply voltage $V_S$ (output "high" = $V_S$ ). The typical shift is 1 $V_{PP}$ . ## Pin configuration | Function | |-------------------------------| | N.C. | | Input (1 | | Input I2 | | Ground | | N.C. | | Output Q2 | | Output Q1 | | Supply voltage V <sub>S</sub> | | | Block diagram #### Test and measurement circuits ## Signal generator calibration Test circuit 1 Capacitive load definition for output voltage swing measurement: CLoad + capacities of the measurement devices = 15 pF (60 pF) # Typical input sensitivity of pre-scaler $V_{\rm S} = 5 \text{ V}; T_{\rm amb} = 25 ^{\circ}\text{C}$ ## Preliminary data DIP 8 #### **Features** - Word-organized programmable nonvolatile memory in n-channel floating-gate technology - 128 x 8 bit organization - Supply voltage 5 V - A total of three lines between control processor and the E<sup>2</sup>PROM for data transfer and chip control - Data (8 bits), address (7 bits), and control information input (1 bit) as well as serial data output - More than 10<sup>4</sup> reprogramming cycles per address - Data retention in excess of 10 years (operating temperature range) - Unlimited number of reads without refresh - Erase and write in 10 ms. | Maxi | mum | ratii | ngs | |-------|--------|-------|------| | Suppl | v voit | ane r | апое | | Supply voltage range | $V_{\mathrm{DD}}$ | -0.3 to 6 | Į V | |---------------------------|-------------------|--------------|-----| | Input voltage range | $v_{i}$ | ─0.3 to 6 | V | | Power dissipation | P <sub>V</sub> | 40 | mW | | Storage temperature range | $T_{ m stg}$ | -40 to 125 | °C | | Thermal resistance | | | | | (system-air) | R <sub>thSA</sub> | 100 | K/V | | Operating range | | | | | Supply voltage | $V_{ exttt{DD}}$ | 4.75 to 5.25 | V | | Ambient temperature | TA | 0 to 70 | °C | #### Static characteristics | | | min | typ | max | | |-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------|-----|-----------|----------------------| | Supply voltage<br>Supply current | $V_{ m DD} \ I_{ m DD}$ | 4.75 | 5 | 5.25<br>3 | V<br>mA | | Inputs<br>D, Φ, CE<br>V <sub>H</sub> = 5.25 V | V <sub>L</sub><br>V <sub>H</sub><br>I <sub>H</sub> | 2.4 | | 0.8 | ν<br>ν<br>μ <b>A</b> | | <b>Data output D</b> (open drain)<br>$V_L = 0.8 \text{ V}$<br>$V_H = 5.25 \text{ V}$ | $I_L$ $I_H$ | | | 0.5<br>10 | mA<br>μA | | Clock puise $\Phi$ High duration Low duration before/after $\Phi_H$ before/after $\overline{CE}$ transition before/after $D$ change | Φ <sub>Η</sub><br>Φ <sub>L</sub><br>Φ <sub>L</sub><br>Φ <sub>L</sub> | 2.5<br>5<br>5<br>2.5 | | 60 | hs<br>hs<br>hs | | Data D before/after Φ trailing edge Time between rising and trailing edge | D <sub>H</sub><br>D <sub>L</sub> | 2.5<br>2.5 | | | μs<br>μs | | CE referenced to D Erase time Write time | ∆t<br>t <sub>er</sub><br>t <sub>wr</sub> | 2.5<br>10<br>10 | | 20<br>20 | μs<br>ms<br>ms | #### Data transfer and chip control The total data transfer between the control processor and the E<sup>2</sup>PROM requires three lines, each of which has several functions: #### a) Data line D - bidirectional serial data transfer - serial address input - clocked input of control information - direct control input ## b) Clock line $\Phi$ - data, address, and control bit input - data output - start of readout with transfer of data from memory into shift register and/or start of data change during reprogramming ## c) Chip enable line CE - chip reset and data input (active high) - chip enable (active low) Prior to chip enable, the data, address, and control information is clocked via the bidirectional data bus. During the reprogramming and read process, this data is retained in the shift register up to the second clock pulse. The following data formats must be entered: - a) Read memory: one 8-bit control word comprising: - 7 address bits A0 to A6 (A0 goes first as LSB) - 1 control bit, SB = "0", after A6 - b) Reprogram memory: (erase and/or write operation) - 16-bit input information comprising: - 8 bits, D0 to D7 new memory information (D0 goes first as LSB) - 7 bits, A0 to A6 address information (A0 as LSB goes first after D7) - 1 bit, control information, SB = "1", after A6 #### Read (figure 1) Subsequent to data input and with SB = "0", the read process of the selected word address is started when $\overline{CE}$ changes from "1" to "0". The information on the data line is not effective during chip enable. With the first clock pulse after $\overline{CE} = "0"$ , the data word of the selected memory address is transferred into the shift register. After the first $\Phi$ pulse has ended, the data output becomes low in impedance and the first data bit can be read at the data pin. During each additional clock pulse, a data bit is shifted to the output. The data line returns to high-impedance mode when $\overline{CE}$ transitions from "0" to "1". #### Reprogramming (figure 2) A full reprogramming process comprises an erase and a subsequent write process. During the erase process, all bits of the selected word are set to the "1" state. During a write process, the "0" states are set according to the information in the shift register. The reprogramming process is started after data input during chip enable when the information SB = "1" is available in the relevant cell of the shift register. The selection of an erase or write process depends on the information on data line D during chip enable. An erase process in the "1" state requires a "1" at the data input when $\overline{CE}$ transitions to low. Similarly, a write process in the "0" state requires that a "0" be present on the data line during chip enable. To start the programming process, a start pulse must be present at clock input $\Phi$ . The control information on D must remain stable up to the rising edge of the start pulse. The active data change begins with the trailing edge of the start pulse. The programming process is ended by terminating chip enable, that is, when $\overline{CE} = "1"$ . The reprogramming of a word begins during the start and execution of the erase process. The erase process is ended when $\overline{CE}$ = "1". The control bit SB = "1" also required for the write process remains stable in the shift register after the erase process is terminated. The writing of the selected word, therefore, requires nothing more than changing data line D from "1" to "0", enabling the chip again with $\overline{CE}$ = "0" and starting the data change with the start pulse. The erase and write processes can be performed separately. In order to ensure a uniform "1" state for all eight bits of the selected memory address during the erase process, a data word with eight times "1" must be entered prior to the erase process. When writing a word which was not erased previously, the "0" states of old and new information are added up. #### Reset A non-selected memory is automatically in the reset state due to $\overline{CE}$ = "1". All flipflops of the process control are reset. However, the information in the shift register is retained and changed only by shifting the data. The rest state is also set by on-chip circuitry during memory power on. #### Pin description | Pin | Symbol | Function | |-----|-----------------|--------------------------------| | 1 | V <sub>ss</sub> | GND | | 2 | CE | Chip enable | | 3 | V <sub>DD</sub> | Supply voltage 5 V | | 4 | D | Data input/output | | 5 | Φ | Clock input | | 6 | - 1 | N.C. | | 7 | TP | Test input, at V <sub>ss</sub> | | 8 | TG | Test input, remains open | Figure 1 ## Reprogramming cycle (1-Kbit E2PROM) Figure 2 # Nonvolatile Memory 1-Kbit E<sup>2</sup>PROM with I<sup>2</sup>C Bus Interface **SDA 2516** ## Preliminary data DIP8 #### **Features** - Word-organized programmable nonvolatile memory in n-channel floating-gate technology (E<sup>2</sup>PROM) - 128 x 8 bit organization - Supply voltage 5 V - Serial 2-line bus for data input and output (I<sup>2</sup>C bus) - Reprogramming mode, 15 ms erase/write cycle - Reprogramming by means of on-chip control (without external control) - Data retention in excess of 10 years - More than 10<sup>4</sup> reprogramming cycles per address | Ma | vimi | ım | rating | 76 | |------|---------|------|--------|----| | IVIC | IAIIIII | 4111 | rauny | jo | | Supply voltage range | $V_{DD}$ | -0.3 to 6 | V | |------------------------------------|-------------------|------------|-----| | Input voltage range | V <sub>i</sub> | -0.3 to 6 | V | | Power dissipation | P <sub>V</sub> | 50 | mW | | Storage temperature range | $T_{stg}$ | -40 to 125 | °C | | Thermal resistance<br>(system-air) | R <sub>thSA</sub> | 100 | K/W | | | | | | ## Operating range | Supply voltage<br>Ambient temperature | $V_{ m DD} \ T_{ m A}$ | 4.75 to 5.25<br>0 to 70 | °C | |---------------------------------------|------------------------|-------------------------|----| |---------------------------------------|------------------------|-------------------------|----| #### Characteristics | | | min | typ | max | | |-----------------------------------------------------------------------------------------------|-------------------------------------------------------|------|-----|-------------------------------|--------------| | Supply voltage<br>Supply current | V <sub>OD</sub><br>I <sub>DD</sub> | 4.75 | | 5.25<br>8 | V<br>mA | | Inputs SCL/SDA | | | | | | | Low level<br>High level<br>High current ( $V_{\rm iH} = V_{\rm DDmax}$ ) | V <sub>IL</sub><br>V <sub>IH</sub><br>I <sub>IH</sub> | 3.0 | | 1.5<br>V <sub>DD</sub><br>10 | V<br>V<br>μA | | Output SDA | | | | | | | Low current ( $V_{QL} = 0.4 \text{ V}$ )<br>Leakage current ( $V_{QH} = V_{DD \text{ max}}$ ) | $I_{QL}\ I_{QH}$ | | | 3.0<br>10 | mA<br>μΑ | | Inputs CS0, CS1, CS2/TP | | | | | | | High current | V <sub>IL</sub><br>V <sub>IH</sub><br>I <sub>IH</sub> | 4.5 | | 0.2<br>V <sub>DD</sub><br>100 | V<br>V<br>μΑ | | Clock frequency<br>Reprogramming duration<br>(erasing and writing) | $f_{\mathrm{SCL}}$ $t_{\mathrm{prog}}$ | | 15 | 100<br>30 | kHz<br>ms | | Input capacity Full erase duration (test mode full erase) | C <sub>I</sub><br>t <sub>er</sub> | | | 10<br>50 | pF<br>ms | #### I2C bus interface (figures 1 and 2) The $I^2C$ bus is a bidirectional 2-line bus for the transfer of data between various integrated circuits. It consists of a serial data line SDA and a serial clock line SCL. Both lines require an external pull-up resistor to $V_{DD}$ (open drain output stages). The possible operational states of the I<sup>2</sup>C bus are shown in figure 1. In the quiescent state, both lines SDA and SCL are high, i.e. the output stages are disabled. As long as SCL remains "1", information changes on the data bus indicate the start or the end of a data transfer between two components. The transition on SDA from "1" to "0" is a start condition, the transition from "0" to "1" a stop condition. During a data transfer the information on the data bus will only change while the clock line SCL is "0". The information on SDA is valid as long as SCL is "1". In conjunction with an I<sup>2</sup>C bus system, the memory component can operate as a receiver, and as a transmitter (slave receiver/listener, or slave transmitter/talker). Between a start and a stop condition, information is always transmitted in byte-organized form (8 bits). Between the trailing edge of the eighth transmission pulse and a ninth acknowledge clock pulse, the memory component sets the SDA line to low as a confirmation of reception, if the chip select conditions have been met. During the output of data, the data output becomes high in impedance if the master receiver leaves the SDA line high during the acknowledge clock pulse. The signal timing required for the operation of the I<sup>2</sup>C bus is summarized in figure 2 (high-speed mode). #### Control functions of the I2C bus The memory component is controlled by the controller (master) via the I<sup>2</sup>C bus in two operating modes: read-out cycle, and reprogramming cycle, including erase and write to a memory address. In both operating modes, the controller, as transmitter, has to provide 3 bytes and an additional acknowledge clock pulse to the bus after the start condition. A rapid read mode enables the reading of data immediately after the slave address has been input. During a memory read, at least eight additional clock pulses are required to accept the data from the memory, before the stop condition may follow. In the programming case, the active programming process is only started by the stop condition after data input. With a 3-bit chip select word (CS0, CS1, CS2) it is possible for the user to individually address 8 memory components connected in parallel. Chip select is achieved when the three control bits logically correspond to the selected conditions at the three select inputs CS0, CS1, CS2. #### Memory read After the input of the first two control words and 18 SCL pulses, a resetting of the start condition and the input of a third control word, the memory is set ready to read. During acknowledge clock nine, the memory information is transferred in parallel mode to the internal data register. Subsequent to the trailing edge of the acknowledge clock, the data output is low-ohmic and the first data bit can be sampled. With each shift clock, an additional bit reaches the output. After reading a byte, the internal address counter is automatically incremented through the master receiver acknowledge, so that any number of memory locations can be read one after the other. At address 127, an overflow to address 0 is initiated. With the stop condition, the data output returns to high-impedance mode. The internal sequence control of the memory component is reset from the read to the quiescent state with the stop condition. #### Memory reprogramming The reprogramming cycle of a memory word comprises an erase and a subsequent write process. During erase, all eight bits of the selected word are set into the "1" state. During write, "0" states are generated according to the information in the internal data register, i.e. according to the third input control word. After the 27th and last clock of the control word input, the active programming process is started by the stop condition. The active reprogramming process is executed under on-chip control and can be terminated by addressing the component via SCL and SDA. The time required for reprogramming depends on component deviation and data patterns. Therefore, with rated supply voltage the erase/write process extends over max. 30 ms or, more typically, 15 ms. For the input of a data word without write request (write request is defined as data bit in the data register set to "0"), the write process is suppressed and the programming time is shortened. During a subsequent programming of an already erased memory address, the erase process is suppressed again, so that the reprogramming time is also shortened. #### Switch-on mode and chip reset After the supply voltage $V_{\rm DD}$ has been connected, the data output will be in the high impedance mode. As a rule, the first operating mode to be entered should be the read process of a word address. Subsequent to data output and the stop condition, the internal control logic is reset. However, in case of a subsequent active programming operation, the stop condition will not reset the control logic. #### Test mode - total erase The address register is loaded with address 0, the data register with FF (hex) by entering the control word "programming". However, immediately prior to generating the stop condition, input CS2/TP is connected from 0 V to 12 V. The subsequent stop condition triggers a total erase procedure which has to be performed under the component address 0 (CS0 = L, CS1 = L, CS2 = L). ## Pin description | Pin | Symbol | Function | |-------|-------------------------------|------------------------| | 1 2 3 | V <sub>ss</sub><br>CS0<br>CS1 | GND Chip select inputs | | 4 | CS2/TP | Test operation control | | 5 | SDA | Data line } I2C bus | | 6 | SCL | Clock line 5 | | 7 | | N.C. | | 8 | V <sub>DD</sub> | Supply voltage | Figure 1 # Timing conditions for the I<sup>2</sup>C bus (high-speed mode) Figure 2 | t <sub>BUF</sub> | $t > t_{LOWmin}$ | The minimum time the bus must be free before a new transmission | |-----------------------|---------------------------|-----------------------------------------------------------------| | | | can start | | t <sub>HD; STA</sub> | $t > t_{\text{HIGH min}}$ | Start condition hold time | | t <sub>LOW min</sub> | 4.7 μs | Clock LOW period | | t <sub>HIGH min</sub> | 4 μs | Clock HIGH period | | t <sub>SU:STA</sub> | $t > t_{\text{LOW min}}$ | Start condition set-up time, only valid for reported start code | | t <sub>HD: DAT</sub> | t>0 μs | Data hold time | | t <sub>SU:DAT</sub> | t>250 ns | Data set-up time | | $t_{\rm B}$ | t<1 μs | Rise time of both the SDA and SCL line | | $t_{\rm F}$ | t<300 ns | Fall time of both the SDA and SCL line | | t <sub>su:sto</sub> | $t > t_{LOWmin}$ | Stop condition set-up time | ## Note: All values refer to $V_{\rm iH}$ and $V_{\rm IL}$ levels. ## Control word input read a) complete (with word address input) #### Control word input program | ST | CS/E | As | WA | As | DE | As | SP | (reprogram | |----|------|----|----|----|----|----|----|---------------| | L | L | | | | | | | atter this st | mming starts top condition) ## Control word table | Clock No. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | (Acknowledge) | |--------------------------------|-------------------|--------------------|--------------------|--------------------------|------------------------|------------------------------|------------------------|--------------------|-----------|----------------------------------------------------------------------------------------| | CS/E<br>CS/A<br>WA<br>DE<br>DA | 1<br>1<br>X<br>D7 | 0<br>0<br>A6<br>D6 | 1<br>1<br>A5<br>D5 | 0<br>0<br>A4<br>D4<br>D4 | CS2<br>CS2<br>A3<br>D3 | CS1<br>CS1<br>A2<br>D2<br>D2 | CS0<br>CS0<br>A1<br>D1 | 0<br>1<br>A0<br>D0 | 0 0 0 0 0 | through memory<br>through memory<br>through memory<br>through memory<br>through master | #### Control word input key: | CS/E | Chip select for data input into memory | |---------------|-------------------------------------------| | CS/A | Chip select for data output out of memory | | WA | Memory word address | | DE | Data word for memory | | DA | Data word read out of memory | | D0 to D7 | Data bits | | ST | Start condition | | SP | Stop condition | | As | Acknowledge bit from memory | | Am | Acknowledge bit from master | | CS0, CS1, CS2 | Chip select bits | | A0 to A6 | Memory word address bits | ## Figure 3 Preliminary Data DIP 8 #### General characteristics - Word-organized reprogrammable nonvolatile memory in n-channel-floating-gate technology (E²PROM) - 256 x 8 bit organization - Supply voltage 5 V - Serial 2-line data bus for data input and output (I2C bus) - Reprogramming mode, 15 ms erase/write cycle - Reprogramming by means of chip-internal control without external control - · Data retention in excess of 10 years - More than 10<sup>4</sup> reprogramming cycles per address ## Maximum ratings\* | Supply voltage range | $V_{\rm CC}$ | - 0.3 to 6 | l v | |---------------------------|---------------|-------------|-----| | Input voltage range | $V_{i}$ | - 0.3 to 6 | l v | | Power dissipation | $P_{V}$ | 50 | mW | | Storage temperature range | $T_{\rm stg}$ | - 40 to 125 | °C | | Thermal resistance | | | | | (System-air) | $R_{thSA}$ | 100 | K/W | | | | | | ## Range of operation | Supply voltage | Vcc | 4.75 to 5.25 | V | |---------------------|-----------|--------------|---| | Ambient temperature | $T_{amb}$ | 0 to 70 | V | <sup>\*</sup> not valid for input CS2/TP in Test mode - full deletion # Characteristics | | | min | typ | max | | |--------------------------------------------------------------------|------------------------------------|----------|----------|------------------------|---------| | Supply voltage<br>Supply current | V <sub>DD</sub><br>I <sub>DD</sub> | 4.75 | | 5.25<br>8 | V<br>mA | | Inputs SCL/SDA | | | | | ., | | Low level | V <sub>IL</sub> | 1 | | 1.5 | V | | High level<br>High current (V <sub>IH</sub> = V <sub>DDmax</sub> ) | V <sub>IH</sub><br>Ин | 3.0 | | V <sub>DD</sub><br>10 | μA | | Output SDA | | | | | | | Low current ( $V_{QL} = 0.4 \text{ V}$ ) | I <sub>QL</sub> | | | 3.0 | mΑ | | Leakage current ( $V_{QH} = V_{DDmax}$ ) | I <sub>QH</sub> | | | 10 | μΑ | | Inputs CSO, CS1, CS2/TP | V <sub>IL</sub><br>V <sub>IH</sub> | 4.5 | | 0.2<br>V <sub>DD</sub> | V<br>V | | High current | hii . | | | 100 | μΑ | | Clock frequency<br>Reprogramming duration | f <sub>SCL</sub> | | | 100 | kHz | | (erasing and writing) | t <sub>prog</sub> | | 15 | 30 | ms | | Input capacity | Cı | | '- | 10 | pF | | Full deletion duration | | | } | | Ì | | (test mode full selection) | $t_{\sf ED}$ | | | 50 | ms | | Condition | $V_{CS"/TP}$ | 11 | 12 | 13 | ٧ | | | | <b> </b> | <b> </b> | | | # Pin Configuration | Pin | Symbol | Function | |-----|-------------------|-------------------------------------------| | 1 | Ground | (Ground) | | 2 | CS0 | Chip select input | | 3 | CS1 | Chip select input | | 4 | CS2/TP | Chip select/ | | | | Test operation control | | 5 | SDA | Data line } I2C bus | | 6 | SCL | Data line Clock line I <sup>2</sup> C bus | | 7 | | N.C. | | 8 | l v <sub>DD</sub> | Supply voltage | ### I<sup>2</sup>C bus interface (fig. 1 and 2) The I<sup>2</sup>C bus has been designed as a bidirectional 2-line bus for transferring data between different integrated circuits. Toward this end, the component is comprised of a serial data line SDA and a serial clock line SCL. Both lines require an external pull-up resistor to $V_{\rm DD}$ (open drain output stages). The different operational stages of the I<sup>2</sup>C bus are described in fig. 1. In the quiescent condition both output lines SDA and SCL are on the logical potential "1", inhibiting the output stages. As long as SCL remains on "1", changes in the information on the data bus indicate the beginning and/or the end of data transfers between two integrated circuits. During actual data transfers, however, information on the data bus will change only if the clock output SCL lies on "0." With respect to SDA, changes provide either a start condition (from "1" to "0") or a stop condition (from "0" to "1"). The information on SDA continues to be valid as long as SCL remains on "1". In conjunction with the I<sup>2</sup>C bus system, it is possible to operate the memory in a dual capacity as receiver and transmitter (slave receiver (listener) or slave transmitter (talker)). Between a start and a stop condition, information is always transmitted in byte-organized form (8 bits each). If the chip select conditions have been met, the memory places the SDA line on "0" between the trailing edge of the eighth transmission pulse and the ninth acknowledge clock pulse to signal reception confirmation. While data is being transmitted, the data output will change into a high impedance mode, if the master receiver leaves the SDA output on "1" during the acknowledge clock pulse. The signal process required for the operation of the I<sup>2</sup>C bus has been summarized in fig. 2 (high-speed-mode). #### Control functions of the I<sup>2</sup>C bus Via the I<sup>2</sup>C bus the memory is controlled by the controller (master) during two operating modes: a) read-out cycle and b) the reprogramming cycle, including the erasing and writing of a memory address. In both operating modes the controller functioning as transmitter has to provide 3 bytes and an additional acknowledge clock on the bus after the start condition. In addition to the standard read-out cycle, a rapid read-out mode has been provided which enables the reading of data immediately after the salve addresses have been entered. In order to read the memory at least 8 additional clock pulses are required prior to the stop condition. With respect to programming, the active programming process will be started by the stop condition if the data has been entered. With a 3 bit chip select word (CS0, CS1, CS2), which can be coded externally, it is possible for the user to individually address 8 memory components connected in parallel. The chip select requirements have been met, when the chip select bits CS0, CS1, CS2 of the external chip select word logically correspond with the chip select information made available via the I<sup>2</sup>C bus signal. #### Memory read-out The first two control words are entered during 18 SCL pulses. Subsequently, the memory is adjusted for read-out by resetting the start condition and by entering a third control word. During the ninth acknowledge clock, the information stored in the memory is transferred in parallel mode to the interal data register. Subsequent to the trailing edge of the acknowledge clock, the data output is in the low impedance mode, and the first data bit can be read. With each shift clock an additional data bit is forwarded to the output. After reading a byte, the internal address counter is automatically increased by 1 through the "acknowledge" of the selected listener. In this manner, a random number of memory locations can be read in successive order. In conjunction with address 127 an overflow to address 0 is initiated. With the stop condition the data output returns to the high impedance mode, and the internal control logic of the memory is reset from the read state into the quiescent state. ### Memory reprogramming The reprogramming cycle of a memory word is comprised of an erase and write process. During the erase process, each bit of the selected word is brought into the "1" state, while "0" states are generated during the write process based on the information in the internal data register, that is to say, in accordance with the third entered control word. After the 27th and last clock of the control word input, the active programming operation is started by the stop condition. Regulated via internal chip control, the active programming operation can be interrupted by renewed addressing via SCL and SDA. The duration of the reprogramming mode is based on spreads between units and data samples. Therefore, with standard supply voltages, the erase/write process may extend over max. 30 ms or, more typically, 15 ms. After the data word has been entered without write request (write request: data bit in the data register has been set on "0"), the write mode is suppressed, resulting in a shortened programming time (refer to rapid read-out mode). Should in an already erased memory address (all bits are on logic 1) be subsequently programmed, the erase mode will also be suppressed, leading again to a shortened reprogramming time. ## Switch-on mode and chip reset After the supply voltage $V_{\rm DD}$ has been connected, the data output will be in the high impedance mode. As a rule, the first operating mode to be entered should be the read-out process of a word address, since the chip does not accept the reprogramming mode immediately after activation of the supply voltage. Subsequent to data output and the stop condition, the internal control logic is reset. However, in the case of a subsequent active programming operation, the stop condition will not reset the control logic. #### Test mode total erase The address register is loaded with address 0, the data register with $FF_{(hex)}$ by entering the control word "programming". However, immediately prior to generating the stop condition, input CS2/TP is connected from 0V to 12V. The subsequent stop condition triggers a full deletion procedure which has to be performed under the component address 0 (CSO = L, CS1 = L, CS2 = L). When the full deletion procedure is completed, input CS2/TP must be connected from 12V to 0V again. # Operational states of the I2C bus Figure 1 # Timing conditions for the I<sup>2</sup>C bus (high-speed mode) Figure 2 | t <sub>BUF</sub> | $t > t_{LOW min}$ | The minimum time the bus must be free before a new transmission can start | |-----------------------|--------------------|---------------------------------------------------------------------------| | t <sub>HD; STA</sub> | $t > t_{HIGH min}$ | Start condition hold time | | t <sub>LOW min</sub> | 4.7 μs | Clock LOW period | | t <sub>HIGH min</sub> | 4 μs | Clock HIGH period | | t <sub>SU; STA</sub> | $t > t_{LOWmin}$ | Start condition set-up time, only valid for reported start code | | t <sub>HD; DAT</sub> | t>0 μs | Data hold time | | t <sub>SU; DAT</sub> | t>250 ns | Data set-up time | | t <sub>R</sub> | t<1 μs | Rise time of both the SDA and SCL line | | t <sub>F</sub> | t<300 ns | Fall time of both the SDA and SCL line | | t <sub>su;sto</sub> | $t > t_{LOWmin}$ | Stop condition set-up time | # Note: All values refer to $V_{\rm IH}$ and $V_{\rm IL}$ levels. # Control word input read a) complete (with word address input) ### Control word input program | | - | • | _ | | | | | | |----|------|----|----|----|----|----|----|-----| | ST | CS/E | As | WA | As | DE | As | SP | (re | | | | | | | | | | | (reprogramming starts after this stop condition) ### Control word table | Clock No. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | (Acknowledge) | |--------------------------------|-------------------------|--------------------------|--------------------------|--------------------------|------------------------|------------------------------|------------------------------|--------------------------|------------------|----------------------------------------------------------------------------------------| | CS/E<br>CS/A<br>WA<br>DE<br>DA | 1<br>1<br>X<br>D7<br>D7 | 0<br>0<br>A6<br>D6<br>D6 | 1<br>1<br>A5<br>D5<br>D5 | 0<br>0<br>A4<br>D4<br>D4 | CS2<br>CS2<br>A3<br>D3 | CS1<br>CS1<br>A2<br>D2<br>D2 | CS0<br>CS0<br>A1<br>D1<br>D1 | 0<br>1<br>A0<br>D0<br>D0 | 0<br>0<br>0<br>0 | through memory<br>through memory<br>through memory<br>through memory<br>through master | # Control word input key: | CS/E | Chip select for data input into memory | |------|-------------------------------------------| | CS/A | Chip select for data output out of memory | WA Memory word address DE Data word for memory DA Data word read out of memory D0 to D7 Data bits ST Start condition SP Stop condition As Acknowledge bit from memory Am Acknowledge bit from master CS0, CS1, CS2 Chip select bits A0 to A6 Memory word address bits ## Figure 3 **DIP 18** The SDA 3112 is produced in ASBC technology. In connection with VCO (tuner) and a fast prescaler (prescaler factor 1:64), it represents a digitally programmable PLL for a TV set with frequency synthesis tuning. The PLL enables a crystal exact adjustment of the tuner oscillator frequencies for the TV ranges band III/IV/V in 125 kHz resolution (frequency range: 128 to 2000 MHz). A serial interface enables a simple connection to a microprocessor. This microprocessor loads the prescaler and band selection outputs with the appropriate information. At the output LOCK the PLL supplies a state information (locked/released). #### **Features** - No need for an external integrator - Noise free telegram transmission - · Integration time constant controlled by software - Microprocessor compatible # Maximum ratings | Supply voltage | $v_s$ | -0.3 to 7.5 | ٧ | |--------------------------------------------|-------------------|-----------------------------|-----| | Inputs Q1, Q2, I <sub>ref</sub> | $v_1$ | -0.3 to V <sub>S</sub> | lv | | IFO, CPL, PLE | V <sub>1</sub> | -0.3 to V <sub>S</sub> +0.5 | ľv | | PLE | $v_1$ | -0.3 to 7.8 | V | | F, F | v <sub>i</sub> | $-0.3$ to $V_{\rm S} + 0.5$ | V | | Outputs | | | | | PD | $V_{Q}$ | −0.3 to V <sub>S</sub> | V | | UD | ν <sub>α</sub> | -0.3 to 33 | V | | | $I_{\mathrm{QL}}$ | l7 | mΑ | | BS1BS5 | $V_{o}$ | -0.3 to 16 | V | | LOCK | $I_{Q}$ | -1 to 5 | mA | | Internal pull-up $R_L = 3 \text{ k}\Omega$ | | | } | | Junction temperature | $T_{i}$ | 140 | °C | | Storage temperature range | $T_{stg}$ | -55 to 150 | °C | | Thermal resistance (system-air) | $R_{thSA}$ | 80 | K/W | ## Operating range | Vs | 4.5 to 5.5 | l v | |---------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | f <sub>F</sub> , f <del>F</del> | 32 | MHz | | N | 1024 to 16383 | 1 | | $R_{\rm L}$ | 80 | kΩ | | | | | | $V_{D}$ | 0.3 to 33 | V | | | | | | $T_{amb}$ | 0 to 85 | °C | | | f <sub>F</sub> , f <sub>F</sub><br>N<br>R <sub>t</sub><br>V <sub>D</sub> | f <sub>F</sub> , f <sub>F</sub> N 1024 to 16383 R <sub>1</sub> V <sub>D</sub> 0.3 to 33 | # Characteristics ( $V_{\rm S}$ = 5 V $\pm$ 0.5 V; $T_{\rm amb}$ = 0 to 70 °C) | | | min | typ | max | | |-----------------------------------------------------------------------------------------------------------|------------------------|-------|-----|--------------------|------------------| | Supply current | Is | 15 | 22 | 35 | mA | | Crystal frequency Series C = 18 pf<br>Signal inputs F/F | f <sub>q</sub> | | 4 | | MHz | | Input voltage | Vien | 3.92 | - | $V_{\rm S} + 0.12$ | V | | - | V <sub>16L</sub> | 3.8 | | V <sub>S</sub> | ٧ | | Input current | $I_{16}$ | | | 50 | μА | | $V_{16} = 5 \text{ V}$ | *16 | | İ | | μ- | | Input sensitivity at | | | | | | | sine push-pull-triggering; $f = 32 \text{ MHz}$ | V <sub>16</sub> | 120 | | 1200 | mV <sub>pp</sub> | | Inputs (IFO, CPL, PLE) | | | | | | | Upper threshold voltage Lower threshold voltage | V <sub>8H</sub> | 2.4 | | | ٧ | | Input current | <i>V</i> <sub>8L</sub> | | | 0.8 | ٧ | | $V_{8H} = 5 \text{ V}$ | $I_{8H}$ | | | 8 | μА | | $V_{\rm BL} = 0.4 \text{ V}$ | I <sub>8L</sub> | | | -550 | μA | | $V_{8L} = 0.8 \text{ V}$ | / <sub>8L</sub> | | | - 500 | μΑ | | Band select outputs (BS1BS5) | | | | | _ | | Reverse current $V_{3H} = 15 \text{ V}$ | $I_{3H}$ | | | 10 | μА | | Current drain | $I_{3H}$ | 0.5 | 1 | 3 | mA | | $2 \text{ V} \leq V_3 \leq 15 \text{ V}$ | -30 | | | | | | Tuning section PD, UD, $I_{ m ref}$ , LOCK | | | | | | | Charge pump current | $I_{13}$ | ± 250 | | ± 550 | μА | | $I_{\text{pump}} = 10 \times I_{\text{ref}}$ ; $R_1 = 120 \text{ k}\Omega$ ; $V_S = 5V$<br>Tuning voltage | V <sub>151</sub> | | | 0.2 | v | | $I_{151} = 1.5 \text{ mA}$ | V15L | | | 0.3 | V | | Reverse current | $I_{15\mathrm{H}}$ | | | 20 | μА | | $V_{15H} = 33 \text{ V}$ | | | | | | | Reference current | $I_{14}$ | 30 | | 40 | μΑ | | ext. $R=120 \text{ k}\Omega$ Output voltage | V <sub>12 H</sub> | 4.5 | | | v · | | int. $R_1 = 3 \text{ k}\Omega$ | ¥12H | 4.5 | | | ٧ | | $I_{12H} = -100 \mu\text{A}$ | | | | | | | $I_{12L} = 100 \mu A$ | V <sub>12 L</sub> | | | 0.7 | ٧ | | IFO, PLE | | | | | | | Set-up time for release | | | | | | | data | t∨e<br>t∨o | 2 | | | μs | | Hold time for: | 1VD | | ļ | | μs | | release | t <sub>HE</sub> | 2 | | | μs | | data | t <sub>HD</sub> | 2 | | | μs | | CPL | | | | | | | H pulse width | t <sub>CH</sub> | 2 | | | με | | L pulse width | t <sub>CL</sub> | 2 | | i | μs | Circuit description Triggered by the ECI inputs F/F a switchable 32/33 counter operates as a 14 bit synchronous prescaler in the dual modulus method by combining it with a 5 and 9 bit programmable synchronous counter. In this combination the 5 bit counter controls the switch-over from 32 to 33 (block diagram 1). Dividing ratios of N = 1024 to 16383 are possible. The 18 bit deep shift register latch is subdivided into 14 bits for storing the dividing ratio N, as well as 1 bit for selecting the pump current and 3 bits for controlling the 5 band selection outputs. The telegram is inserted over the serial data input IFO with the H-L slope of the shift clock CPL, when the enable input is set at H. Beginning with LSB, the complement of the dividing ratio is inserted in binary code, then the select bit 2<sup>14</sup> for the pump current and the band selection control bits 2<sup>15</sup>, 2<sup>16</sup>, 2<sup>16</sup>, 2<sup>17</sup> (please refer to enclosed table). An integrated control circuit checks the world length (18 bit) of the data telegram. The 18 bit latch accepts the data from the shift register during the L state of the enable input PLE. A 4 MHz crystal controlled clock oscillator has been integrated in the IC. An internal reference divider divides the output signal of the crystal oscillator ( $f_{\rm OSC}=4$ MHz) by 2048 resulting in 1.953125 kHz (reference signal), providing a frequency resolution of 125 kHz by means of the asynchronous permanent prescaler (dividing factor 1:64). In a digital phase detector the divided VCO input signal is compared with the reference signal. If the falling slope of the VCO input signal appears before the falling slope of the reference signal, the output DOWN of the phase detector will be in the H state for the duration of the phase difference. However, if above signal sequence is reversed, the output UP will be in the H state instead. The outputs UP/DOWN control the two current sources I+ and I- (charge pump). In case both outputs are in the L state, the charge pump output will be in the high impedance mode (TRI-STATE). Information with respect to either the H or L state will be provided at the LOCK output by the logical "NOR" of the outputs UP/DOWN. The output current of the charge pump (source current = drain current) is adjusted by an external resistor between pin $I_{\rm ref}$ and $V_{\rm CC}$ . In addition, this output current can be generated by the control bit for the pump current at the same value or at a value increased by a factor of 10 (refer to enclosed table). The current pulses generated by the charge pump are integrated into the tuning voltage by means of an active low pass filter (on-chip loop amplifier and external RC circuit). The dc output signal of the low pass filter is available at $V_{\rm D}$ and is used as tuning voltage for the VCO. In order to provide tuning voltages higher than $V_{\rm CC} = 5$ V, the output stage of the amplifier consists of a transistor with an open collector. The external collector resistor can be connected to voltages up to 33 V. To switch voltages higher than $V_S = 5$ V, the band selection outputs (BS1, BS2, BS3, BS4, BS5) include current drains with open collectors. It is therefore possible to directly connect transistors operating as band selection switches without the use of current limiting resistors (please refer to enclosed application current). # Pin configuration | Pin No. | Symbol | Function | |---------|------------------|------------------------------------| | 1 | Q1 | Crystal | | 2 | Q2 | Crystal | | 3 | BS1 | Standard switchover output | | 4 | BS2 | Band selection output BS | | 5 | BS3 | Band selection output VHF | | 6 | BS4 | Band selection output UHF | | 7 | BS5 | Band selection output I/III | | 8 | PLE | Release input for shift register | | 9 | GND | Ground | | 10 | CPL | Shift clock pulse input | | 11 | IFO | Data input | | 12 | LOCK | Lock output | | 13 | PD | Amplifier input/charge pump output | | 14 | I <sub>ref</sub> | Current adjustment for charge pump | | 15 | $V_{D}$ | Tuning voltage output | | 16 | F | Signal input | | 17 | F | Signal input | | 18 | Vs | Supply voltage | # Loop-filter calculations Loop bandwidth: $\sqrt{\frac{I_p \times K_{VCO}}{C_1 \times P \times N}} = \omega_R$ P = prescaler N = programmable divider ratio $I_p$ = pump current S<sub>VCO</sub> = tuner voltage characteristic Attenuation $1/2 \times \omega_R \times R \times C_1 = \xi$ $R_1 C_1 = \text{loop filter}$ ## Example for channel 47: $$P=64 \qquad N=11520 \qquad I_p=200~\mu\text{A} \qquad \text{Svco}=18.7~\text{MHz/V} \qquad R=33~\text{k}\Omega \qquad C_1=330~\text{nF} \\ \omega_R=124~\text{Hz} \qquad f_R=20~\text{Hz} \qquad \xi=0.675 \qquad \text{Standard dimensioning: } C_2\approx C1/5$$ ### **Block diagram** ## **Truth Table** | "IFO" bit 214 | Pump Current Ip | |---------------|-----------------------| | L | I <sub>ref</sub> | | H | 10 x I <sub>ref</sub> | | ' "IFO | O" bit | | Band selection outputs (L = conducting,<br>H = blocking) | | | | | | |--------|------------------|--------|----------------------------------------------------------|------------------|-----------|------------------|-----------------------|--| | 215 | 218 | 217 | BS1 | BS2 | BS3 | BS4 | BS5 | | | | L<br>H<br>H<br>L | LHLHL | L<br>L<br>L | L<br>H<br>H<br>L | L H L L L | H<br>H<br>H<br>L | H<br>H<br>L<br>H<br>H | | | H<br>H | H<br>H | L<br>H | H<br> H | H<br>H | H<br>H | H<br>H | H<br>H | | ## Pulse diagram # Pulse diagram # Set-up and hold times # Test and measurement circuits bus inputs PLE CPL IFO 10 kΩ 10 kΩ 10 kΩ 10 kΩ Test circuit 2 Test circuit 1 Test circuit 3 # Test and measurement circuits Test circuit 4 Test circuit 5 # Application circuit Design proposal $\begin{array}{l} R_{\rm i} = 120 \ k\Omega \ (I_{\rm p} = 35/350 \ \mu \text{A}) \\ R_{\rm L} = 22 \ k\Omega, \, R_2 \dots R_4 = 22 \ k\Omega \\ \text{Loop filter: } R = 33 \ k\Omega, \, C_1 = 330 \ \text{nF, } C_2 = 47 \ \text{nF} \\ \text{Post filter (in the tuner): } R_{\rm T} = 10 \ k\Omega, \, C_{\rm T} = 47 \ \text{nF} \end{array}$ **DIP 18** Combined with a VCO (tuner), the SDA 3203 comprises a digital programmable phaselocked loop for television devices designed to use the PLL frequency synthesis tuning principle. The PLL provides a crystal-stable frequency for tuner oscillators between 16...1300 MHz in the 62.5 kHz raster. By including an external prescaler 1/2, the component can also be used for synthesizing applications of up to 2.4 GHz (e.g. satellite receivers). As a result, the resolution is doubled to 125 kHz. The tuning process is controlled via an I<sup>2</sup>C bus by the microprocessor. #### **Features** - Low current consumption - Message transmission via I<sup>2</sup>C bus - 4 software-controlled outputs - Cost-effective and space-saving design - Prescaler output frequency is free from interference radiation # **Circuit description** Tuning section (refer to block diagram) - UHF/VHF The tuner signal is capacitively coupled at the UHF/VHF input and subsequently amplified. - REF The reference input REF should be disabled by a capacitor of low series inductance. The amplified signal passes through an asynchronous divider with a fixed ratio of P=8 and an adjustable divider N=256...32767. Subsequent to this process, the signal is compared in a digital frequency phase detector with a reference frequency $f_{\rm REF}=7.8125$ kHz. - Q1, Q2 This frequency has been derived from a 4 MHz crystal oscillator (pin Q1, Q2) by dividing its output signal by Q = 512. The phase detector includes two outputs UP and DOWN which control the two current sources I+ and I- of a charge pump. If the negative edge of the divided VCO signal appears prior to the negative edge of the reference signal, the current source I+ will pulsate for the duration of the phase difference. However, during the reversed sequence of the negative edges, the current source I- will begin to pulsate. PD, $V_{\rm D}$ If both signals are in phase, the charge pump output PD changes into the high impedance state (PLL in lock). An active low pass filter (internal amplifier, external output transistor at $V_{\rm D}$ , and RC combination) integrates the current pulses as the tuning voltage for the VCO. With the control bit 5 I the pump current can be switched between two values per software. Through this switch-over, the control characteristics of the PLL during lock-in can be changed, i.e. varying tuner characteristics in the various TV bands can be adjusted. - P0..P3 The software-controllable outputs P0, P1, P2 and P3 can drive external PNP transistors (internal current limit) which operate as band selection switch. - P4..P7 The open collector outputs P4, P5, P6, P7 can be used for a variety of different applications. #### I<sup>2</sup>C bus interface SCL, SDA An asynchronous bidirectional data bus is used for data transfer between the processor and the PLL. As a rule, the clock pulse is supplied by the processor (input SCL), while pin SDA operates as input or output depending on the direction of data flow (open collector, external pull-up resistor). The data from the processor pass through an I<sup>2</sup>C bus control. Depending on their function, the data are subsequently filed in registers (latch 0-3). If the bus is free, both lines will be in the marking state (SDA, SCL are High). Each message begins with the start conditions of SDA returning into Low, while SCL remains in High. All additional information transfer takes place during SCL = Low and the data is forwarded to the control with the positive clock edge. However, if SDA returns to High, while SCL is in High, the message is ended since the PLL acknowledges a stop condition. For the following, also refer to table "Logic allocation". All messages are transmitted byte-by-byte, followed by a 9. clock pulse, while the control returns the SDA line to Low (acknowledge conditions). The first byte is comprised of 7 address bits. These are used by the processor to select the PLL from several peripheral components (chip-select). The 8. bit is always Low. In the data portion of the message the 1. bit of the 1. or 3. data byte determines whether a divider ratio or a control information is to follow. In each case, the 2. byte of the same data type or a stop condition has to follow the 1. byte. V<sub>s</sub>, GND When the supply voltage is injected, a Power on Reset circuit prevents the PLL from setting the SDA line at Low which would disable the bus. # Maximum ratings | | | min | max | | Remarks | |----------------------------------|-------------------|-------|----------------|------|----------------| | Supply voltage | <br>Vs | -0.3 | 6 | v | | | Output PD | $v_1$ | -0.3 | $V_{\rm S}$ | V | | | Crystal Q1 | $V_2$ | -0.3 | V <sub>s</sub> | ľv | | | Crystal Q2 | $V_3$ | -0.3 | V <sub>s</sub> | v | | | Bus input/output SDA | $V_4$ | -0.3 | v <sub>s</sub> | v | Ì | | Bus input SCL | V <sub>5</sub> | -0.3 | V <sub>s</sub> | V | | | Port output P7 | $V_6$ | -0.3 | 16 | v | | | Port output P6 | V <sub>7</sub> | -0.3 | 16 | v | | | Port output P5 | V <sub>e</sub> | -0.3 | 16 | ľv | | | Port output P4 | V <sub>9</sub> | -0.3 | 16 | v | | | Port output P3 | V <sub>10</sub> | -0.3 | 16 | V | | | Port output P2 | V <sub>11</sub> | -0.3 | 16 | V | | | Port output P1 | V <sub>12</sub> | -0.3 | 16 | V | | | Port output P0 | V <sub>13</sub> | -0.3 | 16 | ĺv | | | Signal input UHF/VHF | V <sub>15</sub> | 0.3 | 2.5 | V | | | Reference input REF | V <sub>16</sub> | -0.3 | 2.5 | V | 1 | | Output active filter $V_{\rm D}$ | V <sub>18</sub> | -0.3 | V <sub>s</sub> | lv | | | Bus output SDA | $I_{4L}$ | -1 | 5 | mA | open collector | | Port output P7 | $I_{6L}$ | -1 | 5 | mA | open collector | | Port output P6 | $I_{71}$ | -1 | 5 | mA | open collector | | Port output P5 | $I_{ textsf{BL}}$ | -1 | 5 | mA | open collector | | Port output P4 | $I_{ t 9L}$ | -1 | 5 | mA | open collector | | Junction temperature | $\tau_{\rm j}$ | | 125 | °c | | | Storage temperature range | $T_{\rm stg}$ | -40 | 125 | l °C | | | Thermal resistance (system-air) | RthSA | | 80 | K/W | | | Operating range | | | | | | | A | | 1 4 5 | 1 | 1.12 | 1 | | Supply voltage | $v_{\rm S}$ | 4.5 | 5.5 | V | | |---------------------|------------------|-----|-------|-----|--| | Ambient temperature | $T_{A}$ | 0 | 80 | °C | | | Input frequency | f <sub>15</sub> | 16 | 1300 | MHz | | | Crystal frequency | f <sub>2.3</sub> | | 4 | MHz | | | Divider factor | N | 256 | 32767 | ĺ | | | Divider factor | N | 256 | 32767 | İ | | | - | | | | | |-----|------|-----|-----|-----| | ( n | arac | TOP | eti | ce. | | | | | | | | Characteristics | | | | | | | | |------------------------------------------------------------|-----------------------------------|---------------------------------------------------|-----------------|---------------|-------------|---------------|-----------| | $V_{\rm S} = 5 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | i | Tool | T4 | l l | A | l | | | | | Test<br>conditions | Test<br>círcuit | min | typ | max | | | | ļ | Conditions | Circuit | | | | | | 0 | 7 | | | | | | | | Current consumption<br>Crystal frequency | $f_{2,3}$ | Series capacitance 18 pF | 1 1 | 35<br>3.99975 | 55<br>4.000 | 75<br>4.00025 | mA<br>MHz | | Or ystar frequency | 12,3 | Series capacitance to pr | ' | 3.88873 | 4.000 | 4.00023 | WINZ | | Input sensitivity UHF/VI | 1F | İ | | : | | | | | | a <sub>15</sub> | $f_{15} = 70500 \text{MHz}$ | 2 | -27/10 | | 3/315 | dBm/* | | | a <sub>15</sub> | $f_{15} = 5001000 \text{ MHz}$ | 2 | -24/14 | | 3/315 | dBm/* | | | a <sub>15</sub> | $f_{15} = 1100 \text{ MHz}$ | 2 | - 20/22 | | 3/315 | dBm/* | | Band selection outputs | DV D3 | (current sinks with | | | | | | | band selection outputs | FUF3 | internal resistance | | | | | | | | | $R_i = 12 \text{ k}\Omega$ | | | | | | | Leakage current | $I_{13H}$ | $V_{13H} = 13.5 \text{ V}$ | 3 | | | 10 | μΑ | | Sink current | $I_{13L}$ | $V_{13H} = 12 \text{ V}$ | 3 | 0.7 | 1 | 1.5 | mΑ | | Port outputs D4 D7 | | (awitch with | | | | | | | Port outputs P4P7 | • | (switch with open collector) | | | | | | | Leakage current | $I_{9H}$ | $V_{\rm 9H} = 13.5 \mathrm{V}$ | 4 | | | 10 | μА | | Residual voltage | V <sub>9L</sub> | $I_{9i} = 1.7 \mathrm{mA}$ | 4 | | | 0.5 | V | | | - | 22 | | ' | | | | | Phase detector output I | PD | $(V_S = 5 \text{ V})$ | | | | | | | Charge pump current | $I_{1H}$ | $5 I = High; V_1 = 2 V$ | 5 | ±90 | ±220 | ±300 | μΑ | | Charge pump current | $I_{1H}$ | $5I = Low; V_1 = 2V$ | 5 | ±22 | ±50 | ±75 | μΑ | | Output voltage | $V_{1L}$ | locked | 5 | 1.5 | | 2.5 | ٧ | | Antino Elton autout 17 | | Test modus T0 = 1 | | | | | | | Active filter output V <sub>D</sub> | | PD = Tristate | | | | | | | Output current | $I_{18}$ | $V_{18} = 0.8 \text{ V}; I_{14} = 90 \mu\text{A}$ | 5 | 500 | | | μA | | Output voltage | V <sub>18</sub> | V <sub>1 L</sub> =0 V | 5 | | | 100 | mV | | D | | e e | | | | | | | Bus inputs SCL, SDA | | | | _ | | | | | Input voltage | $V_{5H}$ | | 6<br>6 | 3 | | 5.5<br>1.5 | V<br>V | | Input current | $V_{5 extsf{L}} \ I_{5 extsf{H}}$ | $V_{\rm 5H} = V_{\rm S}$ | 6 | | | 50 | μA | | | $I_{5L}$ | $V_{51} = 0$ V | 6 | | | 100 | μΑ | | | •- | <b>51</b> | | | | | | | Output SDA (open colle | ctor) | | | • | | | | | Output voltage | I <sub>4</sub> H | $R_{\rm L} = 5.5 \text{k}\Omega$ | 6 | | | 10 | $\mu$ A | | | $V_{4L}$ | $I_{4L} = 2 \text{ mA}$ | 6 | | | 0.4 | ٧ | | Edges SCL, SDA | | | | | | | | | Rise time | . ' | | 6 | | | 1 | | | Fall time | t <sub>R</sub><br>t⊭ | İ | 6 | | | 0.3 | μs<br>μs | | | <u>'</u> | | | | · | | μο | | Shift register clock puls | e SCL | | | | | | | | Frequency | f <sub>5</sub> | | 6 | 0 | | 100 | kHz | | H-pulse width | t <sub>5 HIGH</sub> | | 6 | 4 | | | μs | | L-pulse width | t <sub>5</sub> LOW | | 6 | 4 | | | μs | | | | | | | | | | <sup>\*)</sup> listed as mV $_{\text{rms}}$ with $50\Omega$ | Characteristics (con | t'd.) | Test<br>conditions | Test<br>circuit | min | typ | | max | |----------------------|--------------------|--------------------|-----------------|-----|-----|--|-----| | Start | | | | | | | | | Set-up time | t <sub>SUSTA</sub> | | 6 | 4 | Ì | | μs | | Hold time | t <sub>HDSTA</sub> | | 6 | 4 | | | μs | | STOP | | | ł | | | | | | Set-up time | tsusto | | 6 | 4 | | | μs | | Bus free time | t <sub>BUF</sub> | | 6 | 4 | | | μs | | Data transfer | | | | | | | ļ | | Set-up time | ISUDAT | | 6 | 0.3 | | | μs | | Hold time | t <sub>HDDAT</sub> | | 6 | 0 | | | μs | # Pin description | Pin | Symbol | Function | |-----|----------------|------------------------------------------------| | 1 | PD | Input for active filter/output for charge pump | | 2 | Q1 | Crystal | | 3 | Q2 | Crystal | | 4 | SDA | Data I/O for I <sup>2</sup> C bus | | 5 | SCL | Clock input for I <sup>2</sup> C bus | | 6 | P7 | Port output (open collector) | | 7 | P6 | Port output (open collector) | | 8 | P5 | Port output (open collector) | | 9 | P4 | Port output (open collector) | | 10 | P3 | Port output (current sink) | | 11 | P2 | Port output (current sink) | | 12 | P1 | Port output (current sink) | | 13 | P0 | Port output (current sink) | | 14 | $V_{\rm s}$ | Supply voltage | | 15 | UHF/VHF | Signal input | | 16 | REF | Amplifier-reference input | | 17 | GND | Ground | | 18 | V <sub>D</sub> | Output of active filter | ## Measurement circuit 1 ### Measurement circuit 2 ## Calibration of signal generator ## Measurement circuit 3 # Measurement circuit 4 # Measurement circuit 5 ## Measurement circuit 6a ### I<sup>2</sup>C bus time diagram t<sub>SUSTA</sub> Set-up time (Start) t<sub>HDSTA</sub> Hold time (Start) $\begin{array}{ll} t_{\text{HIGH}} & \text{H-pulse width (Clock)} \\ t_{\text{LOW}} & \text{L-pulse width (Clock)} \\ t_{\text{SUDAT}} & \text{Set-up time (Data transfer)} \end{array}$ t<sub>HDDAT</sub> Hold time (Data transfer) t<sub>SUSTO</sub> Set-up time (Stop) $t_{\text{SUSTO}}$ Set-up time (St $t_{\text{BUF}}$ Bus free time $t_{\text{F}}$ Fall time $t_{\text{R}}$ Rise time Above times are referenced to $V_{IH}$ and $V_{IL}$ values ### Measurement circuit 6 b ## **Application circuit** ## Computation for loop filter Loop bandwidth: $\omega_{\rm R} = \sqrt{\frac{I_{\rm p}\,x\,K_{\rm VCO}}{C_1\,x\,P\,x\,N}}$ P = Prescaler N = Progr. divider $I_{\rm P}$ = Pump current Attenuation: $\xi = 0.5\,x\,\omega_{\rm R}\,x\,R\,x\,C_1$ $K_{\rm VCO}$ = Tuner slope $R,\,C_1$ = Loop filter # Example for channel 47 P=8; N=11520; $I_{\rm p}=100$ μA; $K_{\rm VCO}=18.7$ MHz/V; R=22 kΩ; $C_{\rm 1}=180$ nF $\omega_{\rm R}=336$ Hz; $f_{\rm n}=54$ Hz; $\xi=0.67$ Standard dimensioning: $C_2 = C_{1/5}$ # Description of function, application and circuit # Logic allocation | | мѕв | | | | | | ļ | \ ⇒ Ackn | owledge | |-------------------------|-----|-----|-----|-----|-----|-----|----|----------|---------| | Address byte | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | Α | | Prog. divider<br>byte 1 | 0 | n14 | n13 | n12 | n11 | n10 | n9 | n8 | А | | Prog. divider<br>byte 2 | n7 | n6 | n5 | n4 | n3 | n2 | n1 | n0 | Α | | Control info | 1 | 5I | T1 | то | 1 | 1 | 1 | 0 | Α | | Control info<br>byte 2 | P7 | P6 | P5 | P4 | Р3 | P2 | P1 | P0 | A | ## Divider ratio: $N=16384 \times n14 + 8192 \times n13 + 4096 \times n12 + 2046 \times n11 + 1024 \times n10 + 512 \times n9 + 256 \times n8 + 128 \times n7 + 64 \times n6 + 32 \times n5 + 16 \times n4 + 8 \times n3 + 4 \times n2 + 2 \times n1 + n0$ ### Band selection: P3...P0 = 1 Current sink is active ## Port outputs: P7...P4 = 1 Open collector output is active ### Switch-over of pump current: 5l = 1 High current ### Test mode: T1,T0 = 0,0 Normal operation T1 = 1 $P6 = f_{REF}$ ; P7 = Cy T0 = 1 Tristate charge pump ### Pulse diagram #### MESSAGE SAMPLES Start-Adr-Tv1-Tv2-St1-St2-Stop Start-Adr-St1-St2-Tv1-Tv2-Stop Start-Adr-Tv1-Tv2-St1-Stop Start-Adr-St1-St2-Tv1-Stop Start-Adr-Tv1-Tv2-Stop Start-Adr-St1-St2-Stop Start-Adr-Tv1-Stop Start-Adr-St1-Stop Start = start condition Adr = addressing Tv1 = divider ratio 1. byte Tv2 = divider ratio 2. byte St1 = control word 1. byte St2 = control word 2. byte Stop = stop condition **DIP 20** Combined with a VCO (tuner), the SDA 3203 comprises a digital programmable phase-locked loop for television devices designed to use the PLL frequency synthesis tuning principle. The PLL provides a crystal-stable frequency for tuner oscillators between 16...1300 MHz in the 62.5 kHz raster. By including an external prescaler 1/2, the component can also be used for synthesizing applications of up to 2.4 GHz (e.g. satellite receivers). As a result, the resolution is doubled to 125 kHz. The tuning process is controlled via a 3-wire bus by the microprocessor. #### **Features** - Low current consumption - Message transmission via a 3-wire bus - 4 software-controlled outputs - Cost-effective and space-saving design - Prescaler output frequency is free from interference radiation ### **Circuit Description** ### Tuning section (refer to block diagram) raining deducti (refer to blook diagram) The tuner signal is capacitively coupled at the UHF/VHF input and subsequently amplified. REF UHF/VHF The reference input REF should be disabled by a capacitor of low series inductance. The amplified signal passes through an asynchronous divider with a fixed ratio of P=8. An anti-oscillation circuitry prevents the first divider stage from oscillating when the input signal is missing. As a result, the PLL maintains the correct control direction should the tuner oscillation be terminated. Subsequently, a switchable 16/17 counter is activated. The combination of this counter with a 4-bit and 10-bit programmable counter provides an adjustable divider operating in the dual modulus mode. The 4-bit counter drives the switch-over from 17 to 16. Divider ratios of N=256...16383 are possible. The divided signal is compared in a digital frequency phase detector with a frequency $f_{\rm REF}=7.8125$ kHz. This frequency has been derived from a 4 MHz crystal oscillator (pin Q1, Q2) by dividing its output signal by Q=512. Q1, Q2 The phase detector includes two outputs UP and DOWN which control the current sources I+ and I- of a charge pump. If the negative edge of the divided VCO signal appears prior to the negative edge of the reference signal, the current source I+ will pulsate for the duration of the phase difference. However, during the reversed sequence of the negative edges, the current source I- will begin to pulsate. PD, $V_D$ If both signals are in phase, the charge pump output PD changes into the high impedance state (PLL in lock). An active low pass filter (internal amplifier, external output transistor at $V_0$ , and RC combination) integrates the current pulses as the tuning voltage for the VCO. P1...P4 The software-controllable outputs P1, P2, P3 and P4 drive the external PNP transistors (internal current limiting) which operate as band selection switch. TVSAT In the TVSAT mode (pin TVSAT = 0 V), the message bit for P1 becomes the 15. divider bit providing divider ratios of N = 256...32767. #### 3-wire bus interface (refer to description of functions) DATA CLOCK ENABLE Via the serial data input DATA the message is read into an 18-bit deep shift register with the positive edge of the CLOCK supplied by the processor when the ENABLE input is also in High. To further ensure the prevention of interference products, a format control discards all messages which exceed eighteen clock pulses during the Enable-High cycle. Beginning with the MSB, the four band selection control bits for the port outputs and the divider ratio are inserted in binary code. An 18-bit latch accepts the data from the shift register with the negative edge of the Enable pulse. TEST1 kHz 62.5 During standard operation TEST1 = Low an eight-fold reference frequency 62.5 kHz is present at pin kHz 62.5 During test operation TEST 1 = High, a distiction is made between test mode 1 (ENABLE = Low) and test mode 2 (ENABLE = High). DATA Shift data Output progr. divider Input phase detector var. frequency CLOCK Shift clock Output ref. divider input phase detector ref. frequency **kHz 62.5** 62.5 kHz 62.5 kHz 1/128 (fixed) Operating mode Standard operation Test mode 1 Test mode 2 # Maximum ratings | | | min | max | | |---------------------------------|--------------------------|----------------|------------------|-----| | Supply voltage | V <sub>S</sub> | -0.3 | 6 | v | | Test input TEST1 | $V_1^{}$ | -0.3 | V <sub>S</sub> | v | | ENABLE | V <sub>2</sub> | -0.3 | 6 | V | | DATA | $V_3$ | -0.3 | 6 | v | | | $\stackrel{V_3}{I_3}$ | | 3 | mA | | CLOCK | $V_4$ | -0.3 | 6 | V | | | $I_4$ | | 3 | mA | | Crystal Q1 | $V_6$ | -0.3 | V <sub>S</sub> | V | | Crystal Q2 | $V_7$ | -0.3 | V <sub>S</sub> | V | | Output active filter UD | $V_9$ | -0.3 | V <sub>s</sub> | V | | Output charge pump PD | V <sub>10</sub> | 0.3 | V <sub>S</sub> | V | | Port output P1 | V <sub>11</sub> | -0.3 | 16 | V | | Port output P2 | V <sub>12</sub> | -0.3 | 16 | V | | Port output P3 | V <sub>13</sub> | 0.3 | 16 | V | | Port output P4 | $V_{14}$ | -0.3 | 16 | V | | Signal input UHF/VHF | V <sub>15</sub> | -0.3 | 3 | V | | Reference input REF | $V_{20}$ | -0.3 | 3 | V | | Output 62.5 kHz | V | -0.3 | ∣ V <sub>S</sub> | V | | Junction temperature | $T_{\rm j}$ | ĺ | 125 | °C | | Storage temperature range | $T_{f i}$<br>$T_{f stg}$ | <del>-40</del> | 125 | °C | | Thermal resistance (system-air) | $R_{\mathrm{thSA}}$ | | 60 | K/W | | Operating range | | | | | | Supply voltage | V <sub>S</sub> | 4.5 | 5.5 | V | | Ambient temperature | TA | 0 | 70 | °C | | Input frequency | f <sub>15</sub> | 16 | 1300 | MHz | | Crystal frequency | t <sub>6.7</sub> | | 4 | MHz | | Divider factor | Ñ. | 256 | 32767 | | | Characteristics $V_s = 5 \text{ V}; T_A = 25 ^{\circ}\text{C}$ | | | | | | | | |----------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|------|-------------------------|---------------------------------| | 15 01, 7A 20 0 | | Test<br>conditions | Test<br>circuit | min | typ | max | | | Current consumption<br>Crystal frequency | <i>I</i> <sub>S</sub> f <sub>6,7</sub> | V <sub>S</sub> = 5V<br>Series capacity<br>18 pF | 1 | 20 | 50 | 70<br>4 | mA<br>MHz | | Input sensitivity UHF/VH | lF ' | | | ' | ı | | | | input dc voltage | a <sub>15</sub><br>a <sub>15</sub><br>a <sub>15</sub><br>V <sub>15</sub> | $f_{15} = 80\text{-}100 \text{ MHz}$<br>$f_{15} = 100\text{-}1000 \text{ MHz}$<br>$f_{15} = 1300 \text{ MHz}$<br>UHF/VHF and REF<br>not connected | 2<br>2<br>2<br>2 | -24/14<br>-27/10<br>-15/40 | 2 | 3/315<br>3/315<br>3/315 | dBm/*)<br>dBm/*)<br>dBm/*)<br>V | | Band selection outputs I | P1P4 | | | | | | | | | į | (current sinks with internal resistance $R_1 = 12 \text{ k}\Omega$ ) | | | | | li | | Leakage current | $I_{11H}$ | $V_{11H} = 13.5 \text{ V}$ | 3 | ^ ~ | 4.0 | 10 | μA | | Sink current | $I_{11L}$ | $V_{11L} = 12 \mathrm{V}$ | 3 | 0.7 | 1.0 | 1.5 | mA | | Phase detector output P | סי | | | | | | | | Pump current | $I_{10}$ | V <sub>S</sub> ⇒ 5 V<br>lock in | 5 | ±90 | ±150 | ±220 | μА | | Output voltage | V <sub>10</sub> | lock in | 5 | 1.5 | 1130 | 2.5 | V V | | Leakage current | $I_{10}^{10}$ | lock in | 5 | -0.2 | | 0.2 | μA | | Active filter output $V_{\rm D}$ | | | | | | | | | Output current | $I_9$ | $V_{\rm D} = 0.8 \text{ V}$ | 5 | 500 | | | μА | | Test input TEST1 | | | | | | | ' | | Input voltage | V <sub>1H</sub> | | 6 | 3 | | ν <sub>s</sub><br>0.8 | V<br>V | | Input current | $egin{array}{l} V_{1 L} & & & & & & & & & & & & & & & & & & $ | $V_{1H} = 5V$ $V_{1L} = 0V$ | 6<br>6<br>6 | | | 50<br>-100 | μΑ<br>μΑ | | Test outputs CLOCK, D/<br>(open collector) | ATA | | | | | | | | Output voltage | $V_{2L} \ V_{2H}$ | $I_{2L} = 1 \text{ mA}$ | 6<br>6 | | | 0.4<br>5.5 | V | | Leakage current | $I_{2H}$ | $V_{2H} = 5 \text{ V}$ | 6 | 10 | | } | μА | | Output 62.5 kHz<br>(current sink with open collector) | | | | | | | | | Output voltage | $V_{20}$ | Ì | 4 | 0.4 | | 5.5 | ν. | | Output current | $I_{20}$ | l | 4 | 100 | 1 | 200 | μА | <sup>\*)</sup> listed as mV $_{rms}$ with 50 $\Omega$ | Characteristics (cont | 'd.) | Test<br>conditions | Test<br>circuit | min | typ | max | | |-----------------------------------|------------------------------------------|-----------------------------|-----------------|--------|-----|-----------------------|----------| | Bus inputs CLOCK,<br>DATA, ENABLE | | | | | | | | | Input voltage | V <sub>2H</sub><br>V <sub>2L</sub> | | 6 | 3 | | ν <sub>s</sub><br>0.8 | V<br>V | | Input current | $I_{2H} \ I_{2L}$ | $V_{2H} = 5V$ $V_{2L} = 0V$ | 6 | | | 50<br>100 | μA<br>μA | | Data transfer | | | | | | | | | Set-up time<br>Hold time | t <sub>SUDAT</sub><br>t <sub>HDDAT</sub> | DATA<br>DATA | 6 | 2 2 | | | μs<br>μs | | CLOCK | | | | | | | | | H-pulse width | t <sub>HIGH</sub> | CLOCK | 6 | 2 | | | μs | | ENABLE | | | | | | | | | Set-up time<br>Hold time | t <sub>SUEN</sub><br>t <sub>HDEN</sub> | ENABLE<br>ENABLE | 6<br>6 | 2<br>2 | | | μs<br>μs | # Pin description | Pin | Symbol | Function | |-----|----------------|------------------------------------| | 1 | TEST1 | Test input 1 | | 2 | ENABLE | Enable input – shift register | | 3 | DATA | Data input - shift register | | 4 | CLOCK | Clock input - shift register | | 5 | N.C. | | | 6 | Q <del>1</del> | Crystal | | 7 | Q2 | Crystal | | 8 | N.C. | | | 9 | $V_{\rm D}$ | Auxiliary output for active filter | | 10 | PD | Phase detector output | | 11 | P1 | Port output | | 12 | P2 | Port output | | 13 | P3 | Port output | | 14 | P4 | Port output | | 15 | UHF/VHF | Signal input | | 16 | GND | Ground | | 17 | REF | Amplifier-reference input | | 18 | V <sub>s</sub> | Supply voltage | | 19 | TVSAT | Switch-over TVSAT range | | 20 | kHz 62.5 | 62.5 kHz output/test output | ## Measurement circuit 1 # Measurement circuit 2 Calibration of signal generator ## Measurement circuit 3 valid for P1..P4 ## Measurement circuit 4 # Measurement circuit 5 ## Measurement circuit 6a ## I<sup>2</sup>C bus time diagram t<sub>SUEN</sub> Set-up time (Enable) t<sub>HDEN</sub> Hold time (Enable) t<sub>HIGH</sub> H pulse width (Clock) t<sub>SUDAT</sub> Set-up time (Data transfer) Hold time (Data transfer) t<sub>HDDAT</sub> Hold time (Data tran ## Measurement circuit 6 b ## **Application circuit** ### Computation for loop filter | | | Ρ | = Prescaler | |----------------|--------------------------------------------------------|-------------------|------------------| | Loop bandwidth | $\omega_{\rm R} = \sqrt{I_{\rm p} \times K_{\rm VCO}}$ | N | = Progr. divider | | • | $\overline{C_1 \times P \times N}$ | $I_{P}$ | = Pump current | | Attenuation: | $\xi = 0.5 \times \omega_R \times R \times C_1$ | $\kappa_{ m vco}$ | = Tuner slope | | | | R, C₁ | Loop filter | #### Example for channel 47 P=8; N=11520; $I_{\rm p}=100$ μA; $K_{\rm VCO}=18.7$ MHz/V; R=22 kΩ; $C_{\rm 1}=180$ nF $\omega_{\rm R}=336$ Hz; $f_{\rm n}=54$ Hz; $\xi=0.67$ Standard dimensioning: $C_2 = C_{1/5}$ Divider ratio $N = n13 \times 8192 + n12 \times 4096 + n11 \times 2048 + n10 \times 1024 +$ + n9 x 512 + n8 x 256 + n7 x 128 + n6 x 64 + n5 x 32 + $+ n4 \times 16 + n3 \times 8 + n2 \times 4 + n1 \times 2 + n0$ Example: N = 11508 Band selection P1 .P4 = 1 Current sinks are active VCO (tuner) frequency $t_{VCO} = 8 \times N \times 7.8125 \text{ kHz}$ Example: $f_{VCO} = 719.25 \text{ MHz}$ TVSAT = N.C. bit 4 is P1 TVSAT = 0V bit 4 is n 14 B GID ### Preliminary Data The SDA 4212 has been designed for application in television receivers operating according to the frequency synthesis tuning principle. The component includes a preamplifier and an ECL prescaler stage with symmetrical ECL push-pull outputs. It can be operated with a prescaler ratio of 1:64 or 1:256. The component has been designed for a max. input frequency of 1.2 GHz. #### Features: - Pin programmable prescaler ratio of 1:64 or 1:256 - · Symmetrical push-pull input - · Low harmonic wave - Minimal current consumption of 23 mA #### **Circuit Description** The preamplifier of the component has been designed with symmetrical push-pull inputs. During the asymmetrical drive of one of the inputs, the other input has to be decoupled to ground by a a capacitor (approx. 1.5 nF) of low series inductance. The prescaler stage of the component is comprised of several status controlled master slave flipflops. Their prescaler ratio can be set with the switch-over input M as follows: M to $V_S = 1:64$ M to ground = 1:256 The symmetrical push-pull outputs of the prescaler include an internal resistor of $500\Omega$ each. The dc voltage level at the outputs is connected to the supply voltage $V_S$ (output "High" = $V_S$ ). Typical output deviation is 1.0 $V_{\rm pp}$ . The harmonic wave in the outputs are very low. The typical output modulation is 0.6 $V_{\rm pp}$ . ## **Maximum Ratings** Maximum ratings cannot be exceeded without causing irreversible damage to the integrated ciruit. | Maximum rating for<br>T <sub>amb</sub> = 25°C | Symbol | min | max | dim | remarks | |--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------| | Supply voltage | V <sub>S</sub> | 0.3 | 6 | v | | | Input voltage<br>(pin 2, pin 3) | V <sub>I</sub> | | 2.5 | V <sub>pp</sub> | | | Output voltage | V <sub>a</sub> | | V <sub>S</sub> | V | | | Output current | IQ | | 10 | mA | | | Input voltage | V <sub>M</sub> | - 0.3 | V <sub>S</sub> | ٧ | | | | $ _{T_i}$ | | 125 | °C | | | Storage temperature | | - 55 | 125 | °C | | | Thermal resistance: | " | | | | , | | system-air | RthSA | | 180 | k/W | mini 8-package | | system-air | RthSA | | 115 | K/W | DIP 8-package | | Overload resistance<br>(ESD protection single<br>discharge of 220 pF<br>capacitor through a 1kΩ<br>resistor to each pin) | V <sub>MOS</sub> | 600 | 1000 | V | not required pins<br>float; pin 4 always<br>to ground | | | T <sub>amb</sub> = 25 °C Supply voltage Input voltage (pin 2, pin 3) Output voltage (pin 6, pin 7) Output current (pin 6, pin 7) Input voltage (pin 5) Junction temperature Storage temperature Thermal resistance: system-air system-air Overload resistance (ESD protection single discharge of 220 pF capacitor through a 1kΩ | $T_{amb} = 25 °C$ Supply voltage V <sub>S</sub> Input voltage V <sub>I</sub> (pin 2, pin 3) Output voltage V <sub>I</sub> (pin 6, pin 7) Output current $-I_{Q}$ (pin 6, pin 7) Input voltage V <sub>M</sub> (pin 5) Junction temperature $T_{I}$ Storage temperature $T_{I}$ Temperature Thermal resistance: system-air System-air $R_{IhSA}$ $R$ | $T_{amb} = 25 ^{\circ} C$ Supply voltage Input voltage (pin 2, pin 3) Output voltage (pin 6, pin 7) Output current (pin 6, pin 7) Input voltage (pin 5) Junction temperature Storage temperature Thermal resistance: system-air Overload resistance (ESD protection single discharge of 220 pF capacitor through a $1 \text{k} \Omega$ | $ T_{amb} = 25 ^{\circ} C $ Supply voltage | | ### **Functional Range** Within the functional range, the integrated circuit operates as described; deviations from the characteristic data are possible. | Pos. | Functional range | Symbol | min | max | dim | remarks | |-------|----------------------------------------------------------|-----------------------------------------|----------------|-------------------|----------------|---------| | 1 2 3 | Supply voltage<br>Input frequency<br>Ambient temperature | V <sub>S</sub><br>f<br>T <sub>amb</sub> | 4.5<br>70<br>0 | 5.5<br>1200<br>80 | V<br>MHz<br>°C | · | The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not stated otherwise, typical characteristics will apply at $t_{amb} = 25 \, ^{\circ} \text{C}$ and the listed supply voltage. | | , ,, | | ,,, | | | | , | ~ | |------|--------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------|------------------------------------------------------------------------------| | Pos. | Parameter | Symbo | ol Test conditions | Test<br>circuit | Min | Тур | Мах | Dim | | | oly voltage<br>elent temperature | , | V <sub>S</sub> = 12V<br>T <sub>V</sub> = 25°C | | | | | | | 1 | Current consumption | ls. | inputs decoupled<br>outputs enabled;<br>M enabled | | | 23.5 | 29.5 | mA | | | Input level<br>("input sensitivity") | V <sub>i</sub> | 70 MHz<br>80 MHz<br>120 MHz<br>250 MHz<br>600 MHz<br>1000 MHz<br>1100 MHz<br>1200 MHz | 1<br>1<br>1<br>1<br>1<br>1<br>1 | - 26/11<br>- 27/10<br>- 30/7<br>- 32/5.5<br>- 27/10<br>- 27/10<br>- 22/18<br>- 15/40 | | 3/315<br>3/315<br>3/315<br>3/315<br>3/315<br>3/315<br>3/315<br>3/315 | dBm/mV<br>dBm/mV<br>dBm/mv<br>dBm/mV<br>dBm/mV<br>dBm/mV<br>dBm/mV<br>dBm/mV | | 3 | Output volt. deviation | V <sub>Q</sub> | C <sub>L</sub> ≤15pF;<br>/≤1000 MHz | 1 | 0.4 | 0.6 | | V <sub>pp</sub> | | 5 | DC voltage offset<br>M-input current<br>"Low" | ∆VQ<br>I <sub>M</sub> | M = ground | 3 | | 2 | 100<br>100 | mV<br><i>J</i> A | | 6 | (prescaler ratio 1:256)<br>M-input current<br>"High"<br>(prescaler ratio 1:64) | / <sub>M</sub> | $M = V_S$ | 1 | | О | 50 | μА | | | M-input voltage<br>"high" | $V_{MH}$ | | 1 | 3.0 | | | v | | | M-input voltage<br>"low" | V <sub>ML</sub> | | 1 | | | 0.2 | v | | | Amplitude of the 3rd<br>harmonic at output<br>(referred to 1st<br>harmonic) | A <sub>3</sub> | f= 700-900 MHz;<br>M = V <sub>S</sub> | 1.4<br>2.4 | | -30<br>-35 | | dB<br>dB | # Block diagram # Pin configuration - 1 Not connected - 2 Input I<sub>1</sub> - 3 Input I2 - 4 Ground - 5 Switch-over input M for prescaler ratio - 6 Output Q<sub>2</sub> - 7 Output Q<sub>1</sub> - 8 Supply voltage Vs #### Measurement Circuit 1 Calibration of signal generator Measurement configuration for input sensitivity and output voltage deviation #### Measurement Circuit 2 Calibration of signal generator Measurement configuration for input sensitivity and output voltage deviation #### Measurement Circuit 3 DC voltage offset measurement of outputs Note: press key T until outputs turn over **DIC 16** The SDA 5200 N is an ultrafast A/D converter with 6 bit resolution and overflow output. After cascading, it enables straightforward construction of 7 or 8 bit A/D converters, respecitively (refer to application circuit). Apart from a guaranteed strobe frequency of 100 MHz and an excellent linearity, the SDA 5200 N is outstanding for a broad analog bandwidth which – from the analog side – enables application up to the limit of the Nyquist theorem. The SDA 5200 N is pin-compatible to the ICs SDA 5010, SDA 6020, and SDA 5200 S (differing output code in the overflow). #### **Features** - Strobe frequency 100 MHz - 6 bit resolution (1.6%) - Overflow output (7th bit) at simultaneous blocking of the remaining outputs → simple cascading for 7 bit or 8 bit A/D converters - Broad analog bandwidth (140 MHz) - High slew rate of the input stages (typ. 0.5 V/ns) - Processing of analog signals up to the Nyquist limit - Linearity ± 1/4 LSB - No sample and hold required - Dynamic driving of reference inputs for analog addition and multiplication. - Power dissipation 550 mW - ECL compatible - Logic-compatible supply voltage +5 V; −5.2 V #### The following versions<sup>1)</sup> are available upon request: - IC with a nonlinear conversion characteristic of a given characteristic curve - IC with any output code (e.g. gray code) <sup>1)</sup> Conditions upon request. #### Transfer characteristic and truth table ± 1/4 LSB Do D6 D5 D4 D3 D2 D1 Н L L LÍ <u>L</u> Н L Н н Н Н Н L Н Н Н Н н ! L L $-\nu_{ m IR}$ 62 63 64 1 2 64 LH L # Pin configuration L L top view L LLLLLL L | Pin | Symbol | Function | |---------|-------------------|---------------------------------------| | 1 | 0 <sub>S1</sub> | Digital ground 1 | | 2 | + V <sub>IR</sub> | Positive reference voltage (+2 V) | | 3 | V <sub>1A</sub> | Analog signal input (max. +2 V; -3 V) | | 4 | $-V_{LB}$ | Negative reference voltage (-3 V) | | 5 | $V_{\rm thy}$ | Hysteresis control (9 V to +2.5 V) | | 6 | Strobe | Strobe input (ECL) | | 7 | + V <sub>s</sub> | Positive supply voltage (+5 V) | | 8 | $-v_{s}$ | Negative supply voltage (-5.2 V) | | 9 to 14 | D1 to D6 | Data outputs, bits 1 to 6 (ECL) | | 15 | Do | Overflow output | | 16 | 0 <sub>52</sub> | Digital ground 2 | | Maximum ratings | | | Lower<br>limit B | | | oper<br>nit A | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------|------------------------|--------------------------------------------------|-----------------------------|--------------------| | Supply voltage Supply voltage Input voltages Strobe Hysteresis control Voltage difference Ambient temperature Junction temperature Storage temperature | +V <sub>S</sub> -V <sub>S</sub> V <sub>IA</sub> , +V <sub>IB</sub> , - V <sub>strobe</sub> V <sub>I hy</sub> O <sub>S1</sub> - O <sub>S2</sub> T <sub>A</sub> I <sub>j</sub> T <sub>stg</sub> | -V <sub>1R</sub> | -0.3<br>-6.0<br>-3.5<br>-V <sub>s</sub><br>0<br>-0.5<br>0 | | 6.0<br>0.3<br>2.5<br>0<br>3.0<br>0.5<br>70<br>12 | 3<br>5<br>0<br>5<br>0<br>25 | 0000 | | Thermal resistance<br>System-air | R <sub>th SA</sub> | | İ | | 85 | 5 | l k/w | | Characteristics | | Lower | | typ | | Upper<br>limit A | | | Power supply | | | | УР | | 10000 | <del></del> | | Pos. supply voltage<br>Neg. supply voltage<br>Current consumption | +V <sub>S</sub><br>-V <sub>S</sub> | 4.5<br>-5.7 | | 5.0<br>-5.2 | | 5.5<br>-4.7 | V | | at $+V_S = +5.0 \text{ V}, V_{IA} \le -V_{IR}$<br>at $-V_S = -5.2 \text{ V}, V_{IA} \le -V_{IR}$ | $I_{S+}$ $I_{S-}$ | | | 50<br>55 | | 80<br>80 | mA<br>mA | | Analog section | | | | | | | | | Signal input | | | | | | | | | Max. input voltage $V_{1\mathrm{Rmax}} = I \ (\pm V_{1\mathrm{Rmax}}) \pm (\pm V_{1\mathrm{Rmin}}) \ I$ $V_{1\mathrm{A}}$ for 6 bit resolution $V_{1\mathrm{A}}$ for 1/2 LSB linearity $V_{1\mathrm{A}}$ for 1/4 LSB linearity lnput current | V <sub>I Amax</sub> | 1.2<br>2.4 | in | 0.3<br>0.6<br>1.2 | | +V <sub>1 Rmax</sub><br> 5 | V<br>V<br>V<br>V | | at $V_{IA} = +V_{IR}$<br>at $V_{IA} < -V_{IR}$<br>Input capacitance | $I_{1A}$ $I_{1A}$ | -500 | | 150 | i | 500<br>500 | μA<br>nA | | at $V_{IA} < -V_{IR}$ | C <sub>I A</sub> | - | | 25 | | | pF | | Reference inputs | | | | | | | | | Pos, reference voltage<br>Neg. reference voltage<br>Reference resistance | $ rac{+V_{1R}}{-V_{IR}}$ $R_{ref}$ | -2.5<br> -3.0<br> 96 | | 128 | | 2<br>1.5<br>195 | ν<br>ν<br>Ω | | Digital section | | | | | | | | | Strobe input | | | | | | | | | H input voltage<br>L input voltage<br>H input current<br>L-input current | V <sub>IH</sub><br>V <sub>I</sub> L<br>I <sub>IH</sub><br>I <sub>I</sub> L | -1.1<br>-2.0 | | -0.9<br>-1.7<br>6<br>6 | | -0.6<br>-1.6<br>50<br>50 | V<br>V<br>μΑ<br>μΑ | | Data outputs (100 $\Omega$ to $-2 \text{ V}$ ) | | | | | | | | | H output voltage<br>L output voltage | V <sub>QH</sub><br>V <sub>QL</sub> | -1.1<br> -2.0 | | -0.9<br>-1.7 | | -0.7<br> -1.5 | V<br>V | 266 | Characteristics (cont'd) | | Lower | | Upper | } | |--------------------------|-----------------------------------------|---------|-----|---------|------| | Dynamic parameters | | limit B | typ | limit A | | | Aperture time | $t_{\sf d}$ | | 2 | | ns | | Aperture jitter | | | 25 | | ps | | Strobe | t <sub>strobe</sub> | | 5 | | ns | | Signal transition time | t <sub>d Hold</sub> | | 12 | 17 | ns | | Signal transition time | t <sub>d</sub> Set | | 12 | 17 | ns | | Strobe frequency | f <sub>strobe</sub> | 100 | | | MHz | | Max. slew rate | *************************************** | | 0.5 | | V/ns | | bandwidth (-3 dB) | В | | 140 | | MHz | # Pulse diagram of strobe input and data outputs # Input current versus input voltage #### Measurement circuit ## **Application circuit** 7 bit A/D converter with SDA 5200 S and SDA 5200 N 268 6-Bit Analog/Digital Converter **DIC 16** The SDA 5200 S is an ultrafast 6 bit A/D converter with overflow output. It has been designed as terminating device for a 7 bit or 8 bit A/D converter comprising several cascaded ICs (refer to application circuit), or exclusively for 6 bit operation. Apart from a guaranteed strobe frequency of 100 MHz and an excellent linearity, the SDA 5200 S is outstanding for a broad analog bandwidth which – from the analog side – enables application up to the limit of the Nyquist theorem. The SDA 5200 S is pin-compatible to the ICs SDA 5010, SDA 6020, and SDA 5200 N (differing output code in the overflow). #### **Features** - Strobe frequency 100 MHz - 6 bit resolution (1.6%) - Overflow output (7th bit) - Broad analog bandwidth (140 MHz) - High slew rate of the input stages (typ. 0.5 V/ns). - Processing of analog signals up to the Nyquist limit - Linearity ± 1/4 LSB - No sample and hold required - Dynamic driving of reference inputs for analog addition and multiplication. - Power dissipation 550 mW - ECL compatible - Logic-compatible supply voltage +5 V; -5.2 V #### The following versions" are available upon request: - IC with a nonlinear conversion characteristic of a given characteristic curve - IC with any output code (e.g. gray code) <sup>1)</sup> Conditions upon request. #### Transfer characteristic and truth table # Pin configuration top view | Pin | Symbol | Function | |---------|-------------------|---------------------------------------| | 1 | 0 <sub>S1</sub> | Digital ground 1 | | 2 | + V <sub>IB</sub> | Positive reference voltage (+2 V) | | 3 | V <sub>1A</sub> | Analog signal input (max. +2 V; -3 V) | | 4 | $-V_{\rm LB}$ | Negative reference voltage (-3 V) | | 5 | $V_{\rm Lhv}$ | Hysteresis control (9 V to +2.5 V) | | 6 | Strobe | Strobe input (ECL) | | 7 | $+V_s$ | Positive supply voltage (+5 V) | | 8 | $-V_{\rm s}$ | Negative supply voltage (-5.2 V) | | 9 to 14 | D1 to D6 | Data outputs, bits 1 to 6 (ECL) | | 15 | Do | Overflow output | | 16 | 082 | Digital ground 2 | | Maximum ratings | | | Lower | | 1 | pper | ı | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------|-----------------------------------------------------------|------------------------|----|--------------------------|--------------------| | maximum raungs | | | limit B | | | nit A | | | Supply voltage Supply voltage Input voltages Strobe Hysteresis control Voltage difference Ambient temperature Junction temperature Storage temperature | +Vs<br>-Vs<br>VIA + VIA.<br>Vstrobe<br>VI hy<br>OS1 - OS2<br>TA<br>I | -V <sub>I A</sub> | -0.3<br>-6.0<br>-3.5<br>-V <sub>S</sub><br>0<br>-0.5<br>0 | | | 3<br>5<br>0<br>5 | 333< | | Thermal resistance<br>System-air | R <sub>th SA</sub> | | | | 88 | 5 | k/w | | Characteristics | | Lower<br>limit B | | typ | | Upper<br>limit A | İ | | Power supply | | + | | + | | | <del></del> - | | Pos. supply voltage Neg. supply voltage Current consumption | +V <sub>S</sub><br>-V <sub>S</sub> | 4.5<br>-5.7 | | 5.0<br>-5.2 | | 5.5<br>4.7 | V | | at $+V_S = +5.0 \text{ V}$ , $V_{IA} \le -V_{IR}$<br>at $-V_S = -5.2 \text{ V}$ , $V_{IA} \le -V_{IR}$ | $I_{S+} = I_{S-}$ | | | 50<br>55 | | 80<br>80 | mA<br>mA | | Analog section | | | | | | | | | Signal input | | | | | | | | | Max. input voltage $V_{1\mathrm{Rmax}} = I \; (+V_{1\mathrm{Rmax}}) = (-V_{1\mathrm{Rmin}}) \; I$ $V_{1\mathrm{A}}$ for 6 bit resolution $V_{1\mathrm{A}}$ for 1/2 LSB linearity $V_{1\mathrm{A}}$ for 1/4 LSB linearity Input current | V <sub>I Amax</sub> | -V <sub>I Am</sub> | ńα | 0.3<br>0.6<br>1.2 | | +V <sub>I Hmax</sub> 5 | V<br>V<br>V<br>V | | at $V_{IA} = +V_{IR}$<br>at $V_{IA} < -V_{IR}$ | $I_{1A} \ I_{1A}$ | -500 | | 150 | | 500<br>500 | μA<br>nA | | Input capacitance at $V_{IA} < -V_{IR}$ | C <sub>I A</sub> | | | 25 | | | pF | | Reference inputs | | | | | | | | | Pos. reference voltage<br>Neg. reference voltage<br>Reference resistance | +V <sub>1R</sub><br>-V <sub>1R</sub><br>R <sub>ref</sub> | -2.5<br>-3.0<br>96 | | 128 | | 2<br>1.5<br>195 | ν<br>ν<br>Ω | | Digital section | | | | | | | | | Strobe input | | | | | | | | | H input voltage<br>L input voltage<br>H input current<br>L-input current | V <sub>ін</sub><br>V <sub>іь</sub><br>I <sub>ін</sub><br>I <sub>іь</sub> | -1.1<br>-2.0 | | -0.9<br>-1.7<br>6<br>6 | | -0.6<br>-1.6<br>50<br>50 | V<br>V<br>μΑ<br>μΑ | | Data outputs (100 $\Omega$ to $-2$ V) | | | | | | | | | H output voltage<br>L output voltage | V <sub>QH</sub><br>V <sub>QL</sub> | -1.1<br>-2.0 | | -0.9<br> -1.7 | | -0.7<br>-1.5 | V | | | | | | | | | | 272 | Characteristics (cont'd) Dynamic parameters | | Lower<br>limit B | typ | Upper<br>limit A | | |----------------------------------------------|---------------------|------------------|-----|------------------|------| | • | | | | | | | Aperture time | $t_{cl}$ | | 2 | | ns | | Aperture jitter | | | 25 | | ps | | Strobe | t <sub>strobe</sub> | | 5 | | ns | | Signal transition time | t <sub>d Hold</sub> | | 12 | 17 | ns | | Signal transition time | t <sub>d Set</sub> | | 12 | 17 | ns | | Strobe frequency | f <sub>strobe</sub> | 100 | | | MHz | | Max. slew rate | | | 0.5 | | V/ns | | Bandwidth (-3 dB) | В | | 140 | | MHz | # Pulse diagram of strobe input and data outputs # Input current versus input voltage #### **Measurement circuit** ### **Application circuit** 7 bit A/D converter with SDA 5200 S and SDA 5200 N **DIC 16** The SDA 6020 is an ultrafast A/D converter with 6 bit resolution. In addition to a scanning frequency of typically 50 MHz and excellent linearity, the SDA 6020 has the following outstanding features: - 6-bit resolution (1.6%), simple expansion to 8 bits - ±1/4 LSB linearity - No sample and hold required - Dynamic driving of reference inputs for analog addition and multiplication - ECL compatible (ECL TTL matching possible, e.g. with SH 100.255) - Low power dissipation 450 mW - Logic compatible supply voltage +5 V; −5.2 V | Maximum ratings | | Lower<br>limit B | Upper<br>limit A | Unit | |-----------------------|----------------------------------|------------------|------------------|------| | Supply voltage | +V <sub>S</sub> | -0.3 | 6.0 | V | | Supply voltage | $-V_{S}$ | -6.0 | 0.3 | V | | Input voltages | $V_{IA}$ , $+V_{IR}$ , $-V_{IR}$ | -3.0 | 3.0 | V | | Strobe | $V_{Strobe}$ | −V <sub>S</sub> | 0 | V | | Hysteresis control | $V_{IH}$ | 0 | 3.0 | V | | Voltage difference | $O_A - O_D$ | ~0.5 | 0.5 | V | | Operating temperature | $T_{amb}$ | 0 | 70 | °C | | Storage temperature | $T_{s}$ | -55 | 125 | °C | # Pin configuration top view | Pin | Symbol | Function | |---------|-------------------------|---------------------------------------| | 1 | 0 <sub>S1</sub> | Digital ground | | 2 | $+V_{LB}$ | Positive reference voltage (<+2.5 V) | | 3 | VIA | Analog signal input (max. ± 2.5 V) | | 4 | -VIR | Negative reference voltage (> −2.5 V) | | 5 | Vity | Hysteresis control (0 V to +2.5 V) | | 6 | Strobe | Strobe input (ECL) | | 7 | + <b>V</b> <sub>S</sub> | Positive supply voltage (+5V) | | 8 | -V <sub>S</sub> | Negative supply voltage (-5.2 V) | | 9 to 14 | D1 to D6 | Data outputs, bits 1 to 6 (ECL) | | 15 | Do | Overflow | | 16 | 052 | Digital ground of output stages | ### **Block diagram** | Characteristics | | Lower<br>limit B | typ | Upper<br>limit A | | |------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------|--------------------------|----------------------------|--------------------| | Power supply | | | | | | | Positive supply voltage<br>Negative supply voltage<br>Current consumption | +V <sub>S</sub><br>-V <sub>S</sub> | 4.5<br>5.7 | 5.0<br>5.2 | 5.5<br>-4.7 | v | | at $+V_S = +5.0 \text{ V}$ ; $V_{IA} \le -V_{IR}$<br>at $-V_S = -5.2 \text{ V}$ ; $V_{IA} \le -V_{IR}$ | $I_{\mathtt{S}}$ | | 30<br>55 | 60<br>80 | mA<br>mA | | Analog section $T_A = 25 ^{\circ}\text{C}; +V_S = 5 \text{V}; -V_S = 5.2 \text{V}$ | | | | | | | Signal input | | | | | | | Maximum input voltage $V_{IA max} = 1 (+V_{IR max}) - (-V_{IR min}) I$ $V_{IA}$ for 6-bit resolution | $V_{1A\text{max}}$ | -V <sub>I R min</sub> | 0.3 | +V <sub>IR max</sub> 5 | V<br>V | | V <sub>I A</sub> for 1/2 LSB linearity V <sub>I A</sub> for 1/4 LSB linearity Input current | VIA<br>VIA | 1.2 2.4 | 0.6<br>1.2 | | v | | at $V_{1A} = +V_{1R}$ in sample mode<br>at $V_{1A} < -V_{1R}$ in sample mode<br>$-V_{1R} < V_{1A} < +V_{1R}$ in hold mode<br>Input capacitance | $I_{IA} \ I_{IA} \ I_{IA}$ | -10<br>-10 | 200 | 800<br>10<br>10 | μΑ<br>μΑ<br>μΑ | | at $V_{1A} < -V_{1R}$ | C <sub>I A</sub> | | | 35 | рF | | Reference inputs | | | | | | | Positive reference voltage<br>Negative reference voltage<br>Reference resistance | +V <sub>IR</sub><br>-V <sub>IR</sub><br>64 R | -2<br> -2.5<br> 96 | 128 | 2.5<br>2<br>256 | V<br>V<br>Ω | | Digital section | | | | | | | Strobe input | | | • | | | | H input voltage<br>L input voltage<br>H input current<br>L input current | $egin{array}{l} V_{ m IH} \ V_{ m IL} \ I_{ m IH} \ I_{ m IL} \end{array}$ | -1.1<br>-2.0<br>5<br>5 | -0.9<br>-1.7<br>30<br>30 | -0.6<br>-1.5<br>100<br>100 | V<br>V<br>μΑ<br>μΑ | | Data outputs (100 $\Omega$ to $-2$ V) | | | | | | V<sub>QH</sub> V<sub>QL</sub> -1.1 -2.0 -0.9 -1.7 -0.6 -1.5 H output voltage L output voltage ## Input current versus input voltage <sup>1)</sup>Lines effected as Microstrip # Circuit example for expansion to 7 bit ## Circuit example for expansion to 8 bit **DIC 16** The SDA 8005 is a high-speed D/A converter with splendid dynamic qualities and offers the following features: - Settling time typ. 7 ns - Extremely small glitch area - Digital input register - Data inputs 10 K and 100 K ECL-compatible - Single power supply −5.2 V - Deglitch control input #### **Functional description** The SDA 8005 is a high-speed 8-bit D/A converter with ECL-compatible data and strobe inputs. The data word is received in the input buffer with the Low active strobe. An external reference voltage source with a reference resistor is needed. At a reference current of 2.5 mA the full-scale output current amounts to 40 mA. The output glitches can be minimized by adjusting the deglitch input voltage between $-2.3\,\mathrm{V}$ and $-2.9\,\mathrm{V}$ . The deglitch input can also be left unwired. # Pin configuration (top view) # Pin description | Pin | Symbol | Function | |---------|-----------------|---------------------------------------| | 1 | GND | Ground | | 2 | $I_{ref}$ | Reference current input | | 3 | Degl | Deglitch input | | 4 | Str | Strobe | | 5, 6 | +I,-I | Complementary current outputs | | | | +I: zero current if D0 to D7 are High | | 7 | C | Stabilization | | 8 | $V_{\text{EE}}$ | Supply voltage -5.2 V | | 16 to 9 | D0 to D7 | Data input 0 (LSB) to 7 (MSB) | # Block diagram л\$ ns ρVs pVs pVs 15<sup>4)</sup> 30<sup>4)</sup> | Maximum ratings | | | Lower<br>limit B | Upper<br>limit A | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------| | Supply voltage Input voltage Strobe input voltage Deglitch input voltage Output voltages, +I, -I Junction temperature Ambient temperature Storage temperature Thermal resistance | VEE VOOD7 VStr VDesl VQI+, VQI- T, TA Tstg Rth JA | | -6.0<br>-3.0<br>-4.0<br>-5.2<br>-1.9<br>-25<br>-55 | 0.3<br>0<br>0<br>0<br>5<br>125<br>85<br>125<br>85 | V<br>V<br>V<br>°C<br>°C<br>°C<br>K/W | | Characteristics Analog outputs | | Lower<br>limit B | typ | Upper<br>limit A | | | Static performance | | | | | | | Ratio of full-scale output current to reference current Absolute unadjusted error Integral nonlinearity Differential nonlinearity Full-scale temperature coefficient -25 °C to +25 °C +25 °C to +85 °C Zero-code output current Full-scale output current Output voltage range | $I_{\mathrm{QFS}}/I_{\mathrm{ref}}$ ERR I NL D NL TC TC $I_{\mathrm{QO}}$ $I_{\mathrm{QFS}}$ $V_{\mathrm{Q}}$ | 80<br>50 | 16<br>0.40 <sup>1)</sup><br>0.6 <sup>1)</sup><br>6 <sup>1)</sup> | 120<br>80<br>30 <sup>3</sup><br>40 <sup>2</sup><br>+5<br>0.04 <sup>2</sup> | %<br>LSB<br>LSB<br>ppm/°C<br>ppm/°C<br>μA<br>mA<br>V | | Supply voltage sensitivity Dynamic performance <sup>1)</sup> | S <sub>∨S</sub> | | 0.03" | 0.04-7 | 70 / 70 | $t_{rQ}$ $t_{s\,Q}$ $\alpha_{Data}$ α<sub>Strobe</sub> Output rise time Data Strobe Output settling time Adjusted worst case glitch area Digital crosstalk attenuation For comments see page 286. | Characteristics | • | | Lower<br>limit B | typ | Upper<br>limit A | | |-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------|------------------|---------------------------------------------| | Digital inputs | | | IIIIII B | - | IIIIII A | | | DC characteris | tics | | | | | | | H input voltage L input voltage Input capacitanc H input current Input coding | e D7 D6 D0 to D5 Strobe D7 D6 D0 to D5 Strobe Strobe | V <sub>IH</sub> V <sub>IL</sub> C <sub>1D7</sub> C <sub>1D6</sub> C <sub>1D6D5</sub> C <sub>1Str</sub> I <sub>IH D7</sub> I <sub>IH D6</sub> I <sub>IH D8</sub> I <sub>IH Str</sub> | -1.105<br>-1.850 | 1.2<br>0.8<br>0.5<br>1.5<br>25<br>12<br>6<br>75 | -0.810<br>-1.505 | V<br>PF<br>PF<br>PF<br>PF<br>µA<br>µA<br>µA | | Switching char | acteristics | | | | | | | Setup time<br>Hold time<br>Strobe time<br>(see Fig. 1) | | t <sub>setup</sub><br>t <sub>Hold</sub><br>tstr | 0.5<br>2.5<br>2 | | | ns<br>ns<br>ns | | Deglitch input | | | | | | | | Deglitch input cu<br>at $V_{\text{Degl}} = 2.3 \text{ V}$<br>at $V_{\text{Degl}} = 2.9 \text{ V}$<br>Deglitch voltage<br>Deglitch voltage | range | $I_{ m IDegl}$ $I_{ m IDegl}$ $-V_{ m Degl}$ $V_{ m Dgl}$ | -150<br>+2.9 | 0.5 x V <sub>EE</sub> | 200<br>+2.3 | μΑ<br>μΑ<br>V<br>V | | Power supply <sup>1)</sup> | | | | | | | | Supply voltage<br>Supply current<br>Power consumpt | ion | V <sub>EE</sub><br>I <sub>EE</sub><br>P <sub>D</sub> | -5.46 | 98<br>495 | -4.94<br>105 | MA<br>mW | For comments see page 286. #### Comments 1) Measured at: 25°C $V_{EE} = -5.2 \text{ V}$ Full-scale output current $I_Q = 20 \text{ mA}$ Output load = 50 $\Omega$ 2) Guaranteed at: -25 °C to +85 °C -5.46 V to -4.94 V Full-scale output current $I_Q = 1$ mA to 40 mA 3) Measured at 100°C Full-scale output current $I_0 = 20 \text{ mA}$ $V_{\text{Degl}} = -2.3 \text{ V}$ $V_{\rm EE} = --5.2 \text{ V}$ 4) $V_{IH} = -0.95 \text{ V}$ $V_{\rm it.} = -1.6 \text{ V}$ Input signal rise time $t_r = 3$ ns Switching all inputs at the same time in the same direction (worst The crosstalk attenuation can be reduced by using other input signals. # Pulse diagram of the inputs Figure 1 #### Terminology #### Absolute unadjusted error The full-scale output current with the same reference voltage and reference resistance is different for different chips. The variation results from the deviation of technology parameters. The specification is the maximum deviation from an average value. #### Integral nonlinearity The integral nonlinearity is the maximum deviation of the output of a linear regression from the output values of all possible input codes. #### Differential nonlinearity Differential nonlinearity is the difference between the actual and the ideal deviation between any two adjacent input codes, this being 1 LSB. A specified differential nonlinearity of $\pm 1$ LSB max, over the entire operating temperature range ensures monotonicity. #### Supply voltage sensitivity The supply voltage sensitivity is the dependence of the analog output current on the supply voltage $V_{\rm EE}$ with all other parameters or conditions constant. It is specified in % per %. #### **Output rise time** The output rise time is the time between the 10% value and the 90% value of $V_Q$ max. at the leading edge. #### Output settling time The output settling time is the time from the 50% point of the trailing strobe edge to the last entry of the analog output signal into an admissible error window of $\pm 1/2$ LSB. The specified value is measured by using a comparator to detect the entry time point (see fig. 2). #### Adjusted worst case glitch area Glitches which arise from input code switching can be minimized by varying the deglitch input voltage. The specified value can be measured under the following conditions: - Input code change from 01111111 to 10000000 and vice versa - Input data are received with strobe - Deglitch input voltage is optimized for switching in both directions Figure 2 shows the test circuit and the timing diagram for the determination of the output settling time. Figure 2 #### **Application instructions** - Board with at least one ground area in its entirety. - Ground pin should be connected very close to the large ground area by using contact studs or by direct soldering. - Voltage supply must be blocked directly at the V<sub>EE</sub> pin by using a 100-nF ceramic capacitor (preferably small chip capacitors). - The analog outputs should be loaded with 50 $\Omega$ as near as possible to the package. - Each of the DC voltages (V<sub>EE</sub>, DEGL, V<sub>ref</sub>) has to be checked for its suitability as regards ripple and noise. - If a D/A output is connected to the 50-Ω input of a scope, an attenuator should be arranged on the D/A converter side of the connecting line to prevent the reflection from the oscilloscope from seeing the practically open line termination (output impedance of D/A converter approx. 20 kΩ); the ground connection between the board and the instrument should have a very low impedance. - To minimize the crosstalk of used strobe to the output you can place a voltage divider at the strobe input to form an RC filter in combination with the input capacitance (see figure). Figure 3 shows an application where the output signal is transmitted over a $50-\Omega$ line to a receiver with a $50-\Omega$ input, possibly a high-speed oscilloscope. $I_{\rm ref}$ may be adjusted by varying $V_{\rm ref}$ between 0 V and 2.5 V, reference resistor $R_{\rm ref}$ being 1 k $\Omega$ . Alternatively $R_{\rm ref}$ can be changed with $V_{\rm ref}$ constant. Figure 3 Here the strobe input is connected to a voltage divider, which forms an RC filter together with the input capacitance, and in this way reduces the digital crosstalk from strobe to output. The $100-\Omega$ output line from +I is terminated at both ends. The high maximum, full-scale output current in this case also allows an acceptable voltage range. Figure 4 **DIC 24** The SDA 8010 is an ultrafast A/D converter according to the parallel principle, with resolution of 8 bits and a guaranteed strobe frequency of 100 MHz. This device, comprising 11,000 components, is produced in state-of-the-art bipolar technology and features wide analog bandwidth, low input capacitance and an input voltage range balanced to ground. #### **Features** - Strobe frequency 100 MHz - 8-bit resolution - Excellent large-signal bandwidth - High slew rate of input stages - Balanced input voltage range - Compatible with ECL 100 K - Low power dissipation, approx. 1.4 W - Logic-compatible supply voltage -4.5 V; +5 V # Pin configuration (top view) # Pin description | Pin | Symbol | Function | |----------|----------------------|-----------------------------------------------| | 1 | V <sub>EE</sub> | <br> Neg. supply voltage, analog section | | 2 | GND | Ground | | 3 | V <sub>cc</sub> | Pos. supply voltage, analog section | | 4 . | Str 1 | Strobe signal 1 | | 5 | +V <sub>ref</sub> | Pos. reference voltage | | 6 | +V <sub>ref, s</sub> | Pos. reference voltage sense | | 7 | AIN | Analog input | | 8 | AIN | Analog input | | 9 | V <sub>ref, M</sub> | Center tap of volgage divider | | 10 | −V <sub>ref</sub> | Neg. reference voltage | | 11 | −V <sub>ref, s</sub> | Neg. reference voltage sense | | 12 | Str 2 | Strobe signal 2 | | 13 | V <sub>EE. D</sub> | Neg. supply voltage, digital section | | 14 | V <sub>CC, D</sub> | Pos. supply voltage, digital section | | 15 | GND | Ground | | 16 to 23 | D0 to D7 | Digital output signals | | 24 | GND 1 | Ground connection for output emitter follower | #### **Functional description** The SDA 8010 is an ultrafast A/D converter according to the parallel principle and consists of a field of 255 comparators, three encoding stages and the output drivers (see block diagram). The analog signal is routed via input A IN in parallel to all comparators and compared with 255 reference voltages spread linearly over the input voltage range. The result of this comparison, delivered in the so-called thermometer code, is converted into binary representation by three encoding stages and is available as a digital signal with ECL level at outputs D0 to D7. The reference voltages are generated internally by means of a resistance divider. The potentials at its end points are set via the reference voltage inputs $+V_{\rm ref}$ and $-V_{\rm ref}$ and determine the input voltage range, which is resolved with a resolution of 8 bits. Additional potential terminals, $+V_{\rm ref}$ , sense and $-V_{\rm ref}$ , sense that enable precise adjustment of the input voltage, independently of transfer resistances, according to the principle of a Kelvin connection are provided at the reference voltage inputs. The assignment of the input signal, referred to 1 LSB = $1+V_{\rm ref}$ | $1-V_{\rm ref}$ | 1/256, to the digital output code is shown in the signal table. As no overflow function is provided, the output signal will remain at a value of 255 after the input voltage range is exceeded. The individual comparators consist of a differential amplifier as the input and a register stage operating in master/slave operation which are activated alternately by strobe signals Str1 and Str2. The sequence of the conversion process is described with reference to the pulse diagram. During the L phase of signal Str1, the analog signal is compared with the reference voltages. With the rising edge of Str1 the result of the comparison is passed into the first register stage and held there until the falling edge of the strobe. Toward the end of this hold period $t_{\rm HI}$ , the signal is accepted into the second flipflop with the L phase of the second strobe Str2 and stored with the rising edge. After a delay period $t_{\rm d}$ this data appears at the output. The validity range $t_{\rm V, Q}$ of the output data depends on the duty cycle set at Str2. In general, data will also appear outside this interval $t_{\rm V, Q}$ . The second comparator latch is transparent in this phase, however, so transients of the first stage could reach the output for especially critical settings. What is essential for the analog features is that the input differential amplifier of the comparators be currentless at no time during the strobe process so that, on the one hand, coupling of the strobe on to the input is prevented and, on the other hand, excellent large-signal bandwidths are achieved. The low input capacitance of 30 pF and the symmetrical input voltage range in many cases permit operation of the converter in $50-\Omega$ systems. The dual design of the analog input A IN assures a low inductance lead and thus also contributes to achieving a flat frequency response up to 50 MHz. Connection $V_{\rm ref,\ M}$ serves for RF decoupling the reference voltage divider. The use of two supply systems $V_{\rm CC}$ , $V_{\rm EE}$ and $V_{\rm CC,\ D}$ , $V_{\rm EE,\ D}$ and an additional ground lead GND 1 for the output stages reduces the mutual influence of analog and digital signals to a minimum. Additionally, the separate return of the analog signal ground lead, the so-called analog ground, is recommended (see test circuit). # Pulse diagram # Transfer characteristic and truth table # Typical dependency of $t_{\rm d,\,Q}$ and $t_{\rm V,\,Q}$ on junction temperature ${\it T}_{i}$ Upper limit A 200 100 mΑ mΑ V V | Maximum ratings | | Lower<br>limit B | Upper<br>limit A | | |--------------------------------------|-----------------------------------------------------------|------------------|------------------|-----| | Pos. supply voltages | V <sub>CC</sub> , V <sub>CC, D</sub> | -0.3 | 6.0 | V | | Neg. supply voltages | V <sub>EE</sub> , V <sub>EE, D</sub> | 6.0 | 0.3 | V | | Analog input voltages1) | $+V_{\text{ref}}$ , $-V_{\text{ref}}$<br>$V_{\text{AIN}}$ | -2.5 | 1.5 | ٧ | | Digital input voltages | VStr 1, VStr 2 | -3.5 | 0 | V | | Junction temperature | $T_{\rm j}$ | | 125 | °C | | Thermal resistance | | | | | | Junction-air<br>(without dissinator) | R <sub>th JA</sub> | 1 | 50 | K/W | Lower limit B typ 180 90 #### Characteristics | $4.75 < V_{CC} = V_{CC,D} < 5.25 \text{ V}$ | |------------------------------------------------------------------------| | $-4.75 \text{ V} < V_{\text{EE}} = V_{\text{EE, D}} < -4.25 \text{ V}$ | | $T_{\rm j} = 20 \text{ to } 125 ^{\circ}\text{C}$ | | | # **Current consumption** # Reference inputs | | +V <sub>ref</sub><br>-V <sub>ref</sub> | -1<br>-2 | : | 1 0 | | |----------------------|----------------------------------------|----------|-----|-----|--| | Reference resistance | 256 R | | 130 | 1 | | # Signal input | Voltage range | V | -2 | | 1 | v | |-----------------------------|----------------|----|-----|-----|----| | Input current <sup>2)</sup> | $I_{ m I}$ | } | 400 | 600 | μА | | Input capacitance | C <sub>I</sub> | į | 30 | | pF | For comments see page 302. | Characteristics | | Lower<br>limit B | typ | Upper<br>limit A | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------|------------------|------------------------------|---------------------------| | Strobe inputs | | | | | | | H input voltage L input voltage Max. strobe frequency Strobe time 1 <sup>3)</sup> Strobe time 2 <sup>3)</sup> Setup time Strobe 2 <sup>3)</sup> Hold time | V <sub>IH</sub><br>V <sub>IL</sub><br>fStr, max<br>fStr 1<br>fStr 2<br>tSetup, Str 2 | -1.165<br>100<br>3.5<br>4.0 <sup>4</sup> ) | 5<br>3.5<br>-1.5 | -1.475<br>6.5<br>4.5<br>-2.5 | V<br>V<br>MHz<br>ns<br>ns | | Strobe 2 <sup>3)</sup> Aperture delay <sup>5)</sup> | <sup>†</sup> Hold, Str 2<br><sup>†</sup> d, ap | 1 | 3<br>3 | | ns<br>ns | | Data outputs | | | | | | | H output voltage<br>L output voltage<br>Signal transition time <sup>6)</sup><br>Time of valid<br>output data <sup>7)</sup> | V <sub>QH</sub><br>V <sub>QL</sub><br>t <sub>d</sub> , a | 7<br>4 | | -1.620<br>10.5 | V<br>V<br>ns | | Conversion characteristics | | | | | | | Static nonlinearity <sup>8)</sup> | | | | | | | Integral nonlinearity<br>Differential nonlinearity | I NL<br>D NL | | 0.5 | 0.5 | LSB | | Dynamic performance9) | | | | | | | Large signal bandwidth <sup>10)</sup> Signal-to-noise ratio <sup>11)</sup> | f <sub>3 dB</sub> | 80 | | | MHz | | $f_{an} = 30 \text{ MHz}$ $45 \text{ MHz}$ Tatal hard size of the | SNR<br>SNR | 40 | 33 | | dB<br>dB | | Total harmonic distortion <sup>12)</sup> $f_{an} = 30 \text{ MHz}$ | THD 2<br>THD 3 | | -35<br>-38 | | dB<br>dB | #### Comments - 1) $+V_{ref}$ always have to be more positive than $-V_{ref}$ . - 2) The input current is linearly dependent on the input voltage. The stated value represents the input current at V<sub>A in</sub> = +V<sub>ref</sub>. - 3) The timing of the two externally applied controlling signals Str1 and Str2 are defined by t<sub>Str1</sub> - L-period of Str 1 t<sub>Str 2</sub> - L-period of Str 2 $t_{Setup, Str 2}$ - time interval from rising edge of Str 2 to falling edge of Str 1 $t_{\text{Hold, Str 2}}$ — time interval from rising edge of Str 1 to falling edge of Str 2 - <sup>4</sup>) This value applies to $T_{\rm j}=125\,^{\circ}{\rm C}$ , at room temperature the minimum of strobe width $t_{\rm Sir2}$ is 3 ns. - 5) Delay of the sampling moment (latching of first comparator stage) with respect to the positive transition of signal Str 1; it is caused by the internal strobe amplifiers. - 6) Delay from the rising edge of Str 2 to the begin of validity of the associated output data. - 7) Time interval, during that the conversion of a 30 MHz/2 V<sub>pp</sub> signal at 100 MHz sampling rate yields an SNR of greater than 40 dB. - B) Deviation of the actual transfer characteristic (output code as a function of input voltage) from that of an ideal ADC. It is expressed in terms of the measured transition voltages V<sub>i</sub> (input voltage, at which the output code transition (i 1) → i occurs): Integral nonlinearity / NL — maximum deviation of the mean input voltage associated with any output code from the ideal value (in LSB), so $$INL = \max \left( \frac{V_i + V_{i+1}}{2} - (-V_{rel}) \right) \cdot \frac{256}{+ V_{ref} - (-V_{rel})} - i$$ Differential nonlinearity D NL — maximum deviation of the input voltage range associated with any output code from the ideal value (in LSB), so D NL = max $$(V_{i+1} - V_i) \cdot \frac{256}{+V_{ref} - (-V_{ref})} - 1$$ Given values of INL and DNL are related to a reference voltage range $(+V_{ref} - (-V_{ref}))$ of 1.8 V. - 9) All parameters are measured at $f_{\rm Str} = 100 \, \rm MHz$ - $^{10}$ ) That frequency of a sinusoidal input signal of (peak-to-peak) 2 V, at which the amplitude of the signal derived from digital output data has decreased by 3 dB compared to the low-frequency value. The measurement is carried out at a sampling rate of 100 MHz in a 50 $\Omega$ system. As this impedance together with the input capacitance forms the main limitation, bandwidth could be further increased by driving the input from a low-impedance source. - 11) Energy ratio (in dB) of the fundamental to the sum of all other spectral components (except second and third harmonics) in the spectrum of the quantized representation resulting from the conversion of a peak-to-peak 2 V input sine wave at 100 MHz sampling rate. - 12) Energy ratio of second (THD2) and third (THD3) order harmonics to the fundamental spectral component (see SNR). #### Measurement circuit 8×100Ω **∔**ε<sub>13</sub> Ferrite Bead GND 1 VEE . $V_{EE}$ GND1 C 2 = GND GND D7 -OD7 =*C*3 $C_{k} =$ $V_{CC}$ 06 -**⊙**D6 Str 10-Str 1 05 -oD5 +V<sub>ref</sub>o +Vsef 04 ~0D4 03 +Vref,s -**0**D3 = [5 A IN O A IN 02 **-**002 <u>50Ω</u> Analog Ground A IN D1 **-**0B1 DO -000 Vref. 15 -JGND GND $-V_{ref}$ C12= ~V<sub>ref,s</sub> Vcc o -*V*cc o C10= Str 2 VEE 0 50Ω []50 Ω --2V $\mathcal{L}_1$ to $\mathcal{L}_{13}$ 100 nF Chip Capacitors #### **Preliminary Data** | Туре | Function | Package | |--------------------------------------|----------------------------------|--------------------------------| | SLE 5001 | Transmitter | DIP 40 | | SLE 5001 K | Transmitter | Mikropack | | SLE 5001 W | Transmitter | PLCC 44 | | SLE 5002<br>SLE 5002 K<br>SLE 5002 W | Receiver<br>Receiver<br>Receiver | DIP 40<br>Mikropack<br>PLCC 44 | | TDE 4060 | Pre-amplifier | DIP8 | | TDE 4060 G | Pre-amplifier | SO8 | | TDE 4061 | Pre-amplifier with Demodulator | DIP 14 | | TDE 4061 <b>G</b> | Preamplifier with Demodulator | SO 14 | The CMOS components SLE 5001 and SLE 5002 have been designed as transmitter and receiver for an electronic remote-control system. The system offers over and above the usual characteristics, an almost unlimited number of channels. Since both transmitter and receiver are available in Micropack, the smallest possible dimensions are attainable. The data from the transmitter to the receiver can be sent by the following means, according to the peripheral hardware: - Infrared (cost effective) - Galvanic connection (wire) - Inductive coupling (Transformer principle) - Radio - Ultrasound If infrared is chosen the IR-Pre-amplifier TDA 4060/TDE 4061 will be an important component to be considered. #### **Main System Characteristics** - · 9.7 million different channels available - CMOS technology - Micropack housing - Dynamic or static receiver operating-mode - Minimum external component count - High interference and operational reliability - Power-on reset - · Standby operation/Wake up mode #### Transmitter SLE 5001: (Fig. 2) The SLE 5001 is a mask-encoded CMOS component. On applying the operating voltage a power-on-reset occurs, and the transmitter enters stand-by operation. The instructions, entered by means of a push-button matrix, are converted into a 4-byte long impulse diagram and sent out via the output stage. The component requires a matrix to be provided with 10 row connections (P27 to P36) and 4 columns (P21 to P24). Entering of an instruction is by means of a push-button which connects a row input with a column input. Pressure on the key activates the oscillator and the corresponding impulse message is sent out. A 20 msec, software controlled key debounce is contained in the program. After a brief touch of the key the component delivers the corresponding codeword to the IR output stage. In Fig. 1 the timing principle of the IR data transmission is shown. An IR channel message consists of 4 bytes (of 8 bits each). In front of each byte a synchronising pulse is sent. Following each transmitted byte there is a pause, during which the newly received byte can be stored (1.5 msec.). The total IR transmission is 36 bits. [(1 + 8) - 4]. Each databit is modulated by a carrier frequency (125 kHz) and sent out as an infrared light pulse by means of an IRED (SFH 484). A databit consists of 12 IR pulses each of 2.4 $\mu$ s duration, and with a peak current value of about 2A. The beginning of the next bit to be transmitted is at least 1.5 ms. later. There is therefore a maximum average transmission current of about 38 mA (12 • 2.5 $\mu$ s / 1500 $\mu$ s) • 2000 mA. During a logic bit "0" there is no output. In the worst possible case (all bits "1") a data word of 4 bytes will require a battery capacity of 2 mAs (12 • 2.4 $\mu$ s • 200 mA • 36). Remote-Control System Fig. 3c: IR pre-amplifier with separate Demodulator Fig. 4: Application of remote-control receiver with IR data transmission **DIP 14** The symmetrical 8-stage amplifier with symmetrical coincidence demodulator for amplifying, limiting, and demodulating frequency-modulated signals is especially suited for the sound IF section in TV sets and FM IF amplifiers in radio sets. #### **Features** - Outstanding limiting characteristics - Wide range of operation (6 to 18 V) - Few external components - Voltage for AFC # Maximum ratings | Supply voltage¹) Z current t ≦ 1 min Voltage Current | V <sub>S</sub><br>I <sub>12</sub><br>I <sub>12</sub><br>V <sub>5</sub><br>I <sub>3</sub> | 18<br>15<br>20<br>4<br>5 | MA<br>MA<br>V<br>MA | |--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------|-----------------------| | Storage temperature range Junction temperature Thermal resistance (system-air) | I <sub>4</sub> T <sub>stg</sub> T <sub>j</sub> R <sub>th SA</sub> | 2<br>-40 to 125<br>150 | mA<br>°C<br>°C<br>K/W | | Operating range Supply voltage range Ambient temperature range Frequency range | V <sub>S</sub><br>T <sub>amb</sub><br>f | 6 to 18<br>-15 to 70<br>0 to 12 | V<br>°C<br>MHz | <sup>1)</sup> The IC is not allowed to be plugged in or out when the supply voltage is switched on. # Characteristics ( $T_{amb} = 25 \,^{\circ}$ C, $V_{S} = 12 \,\text{V}$ ; $f_{IF} = 5.5 \,\text{MHz}$ or 10.7 MHz, respectively) | | | | min | typ | max | | |------------------------------------------------------|------------------------------------------|------------------------------------------|----------|------------|----------|----------| | Current consumption | R <sub>5</sub> = ∞<br>R <sub>5</sub> = 0 | I <sub>S</sub> | 10<br>11 | 14<br>15.2 | 18<br>20 | mA<br>mA | | IF voltage gain | • | Gν | | 68 | | dB | | IF output voltage at limit<br>(each output) | ting | $V_{qpp}$ | 170 | 250 | | mV | | Output resistance (pin 8 | 3) | R <sub>a8</sub> | 1.9 | 2.6 | 3.3 | kΩ | | Bridging resistance | | R <sub>13-14</sub> | | | 1 | kΩ | | AGC range of volume of | ontrol | V <sub>AFmax</sub><br>V <sub>AFmin</sub> | 70 | 75 | | dB | | DC level of output signal | | $V_8$ | 6.2 | 7.4 | 8.5 | ١v | | Potentiometer resistance | e | • | | | | | | - 1 | dB attenuation | R <sub>5</sub> | | 3.7 | 4.7 | kΩ | | -70 | dB attenuation | R <sub>5</sub> | 1.0 | 1.4 | | kΩ | | Voltage | | • | | | | | | - 1 | dB attenuation | $V_5$ | | 2.4 | | ١v | | - 70 | dB attenuation | V <sub>5</sub> | | 1.3 | į | İV | | Signal-to-noise ratio | | a <sub>S/N</sub> | 75 | 85 | | dB | | $(V_i = 10 \text{ mV}, \Delta f = \pm 50 \text{ kH}$ | Hz) | <b>5</b> , | | | | 1 | | Total harmonic distortion | | THD | | 1.3 | 2.5 | % | | $(V_i = 10 \text{ mV}, \Delta f = \pm 25 \text{ kl}$ | Hz) | | | | | | | Noise voltage (in accord | dance with DIN 45405) | V <sub>n</sub> | | 80 | 140 | μV | | Output resistance | · | R <sub>07-9</sub> | | 5.4 | | kΩ | # Characteristics for $f_{\rm iF}$ = 5.5 MHz ( $T_{\rm amb}$ = 25 °C, $V_{\rm S}$ = 12 V, $f_{\rm iF}$ = 5.5 MHz, $\Delta f$ = $\pm$ 50 kHz, $f_{\rm mod}$ = 1 kHz, $Q_{\rm B}$ approx. 45) | AF output voltage ( $V_i = 10 \text{ mV}$ ) | VAFrms | 0.7 | [1 | + | 1 V | |-----------------------------------------------|-----------------|-----|--------|----|-------| | Input voltage for limiting | $V_{\rm ilim}$ | | 30 | 60 | μV | | AM suppression $V_i = 500 \mu V$ , $m = 30\%$ | a <sub>AM</sub> | 45 | 55 | | dB | | $V_1 = 10 \text{ mV}, m = 30\%$ | a <sub>AM</sub> | 60 | 68 | 1 | dB | | Input impedance | Z: | | 40/4.5 | 1 | kΩ/pF | # Characteristics for 10.7 MHz ( $T_{\rm amb}$ = 25 °C, $V_{\rm S}$ = 12, V, $f_{\rm IF}$ = 10.7 MHz, $\Delta f$ = $\pm$ 75 kHz, $f_{\rm mod}$ = 1 kHz, $Q_{\rm B}$ approx. 45) | AF output voltage ( $V_i = 10 \text{ mV}$ ) | $V_{AFrms}$ | 0.4 | 0.7 | 1 | V | |-----------------------------------------------|-----------------|-----|------|-----|------------| | Input voltage for limiting | $V_{\rm itim}$ | i | 50 | 100 | <b>μ</b> V | | AM suppression $V_i = 500 \mu V$ , $m = 30\%$ | a <sub>AM</sub> | 40 | 50 | | dB | | $V_1 = 10 \text{ mV}, m = 30\%$ | a <sub>AM</sub> | 60 | 68 | 1 | ₫B | | Input impedance | $Z_{i}$ | 1 | 20/4 | ŀ | kΩ/pF | #### Characteristics of the additive circuit | | | 111111 | ryp | max | | | |----------------------------------------------------------------|-----------------|--------|-----|------|---|---| | Z voltage $(I_{12} = 5 \text{ mA})$ | V <sub>12</sub> | 11.2 | 12 | 13.2 | V | _ | | Z resistance | $R_{Z}$ | - 1 | 30 | 55 | Ω | | | Breakdown voltage | $V_{CBO}$ | 26 | 40 | | V | | | Breakdown voltage ( $I_3 = 500 \mu A$ ) | $V_{CEO}$ | 13 | | | V | | | Current gain ( $V_{CE} = 5 \text{ V}$ , $I_C = 1 \text{ mA}$ ) | G, | 25 | 80 | | | | Pins 3 and 4 are connected to the collector or the base of a transistor, which may be used as an AF preamplifier ( $I_{\rm C}$ < 5 mA) or as a bass/treble switch (dc on or off-switching of an RC circuit). At pin 12, a Z diode (12 V) is accessible which can be used to stabilize the supply voltage of this IC or the voltage of other included circuit elements ( $I_Z \le 15$ mA). The IC TBA 120 S is manufactured in different groups according to the volume specifications. An attenuation of 30 dB requires a resistor to be switched to ground at pin 5 with a resistance value as allocated to the groups listed below. The group number is imprinted on the plastic package. | Group | 11 | IN | IV | ٧ | |------------------|------------|------------|------------|------------| | R <sub>pot</sub> | 1.9 to 2.2 | 2.1 to 2.5 | 2.4 to 2.9 | 2.8 to 3.3 | # Circuit diagram # Application circuit 5.5 MHz (10.7 MHz) Values in parentheses apply to 10.7 MHz ### Application circuit with ceramic filter (Murata) For good adjacent channel suppression the ceramic filter should be combined with an | | Sound IF<br>in TV sets | Sound IF in TV sets of American Std. | FM IF in radio<br>mono sets | FM IF in RF<br>stereo sets | |-----------------|------------------------|--------------------------------------|-----------------------------|----------------------------| | C <sub>1</sub> | 1.5 nF | 2.2 nF | 470 pF | 330 pF | | C <sub>2</sub> | 22 nF | 22 nF | 22 nF | 470 pF | | <u>L</u> 1 | 8 turns, 0.15 CuL | 8 turns, 0.15 CuL | 8 turns, 0.15 CuL | 12 turns, 0.15 CuL | | R <sub>1</sub> | 00 | ∞<br>σ | 00 | 1 kΩ | | R <sub>2</sub> | 680 Ω | 1 kΩ | 330 Ω | 330 Ω | | Filter (Murata) | SFE 5.5 MA | SFE 4.5 MA | SFE 10.7 | SFE 10.7 | AF output voltage versus supply voltage $f_z = 5.5 \text{ MHz}; \Delta f = \pm 50 \text{ kHz},$ $t_{\text{mod}} = 1 \text{ kHz}; V_{\text{i}} = 10 \text{ mV}$ AF output voltage and total harmonic distortion v. frequency deviation $V_S = 12 \text{ V}; f_Z = 5.5 \text{ MHz}; f_{mod} = 1 \text{ kHz}$ $V_i = 10 \text{ mV}$ ; $Q_B$ approx. 45 #### Total harmonic distortion versus input voltage $V_S = 12 \text{ V}; f_Z = 5.5 \text{ MHz}; \Delta f = \pm 50 \text{ kHz};$ $f_{\text{mod}} = 1 \text{ kHz; } Q_{\text{B}} \text{ approx. 45}$ ## AF output voltage and total harmonic distortion versus Q<sub>B</sub> factor $V_{\rm S} = 12 \text{ V}; \Delta t = \pm 50 \text{ kHz};$ DC output voltage versus supply voltage # Volume control versus potentiometer resistance $V_{\rm S}=12~{\rm V};\, f_{\rm Z}=5.5~{\rm MHz};\, \varDelta f=\pm\,50~{\rm kHz}$ $f_{\rm mod}=1~{\rm kHz};\,\, V_i=10~{\rm mV}$ ## Current consumption versus supply voltage # Volume control versus voltage to pin 5 $V_{\rm S}$ = 12 V; $f_{\rm Z}$ = 5.5 MHz; $\Delta f$ = $\pm$ 50 kHz $f_{\rm mod}$ = 1 kHz; $Q_{\rm B}$ approx. 45 AM suppression versus supply voltage $t_z = 5.5$ MHz; $\Delta f = \pm 50$ kHz; $t_{mod} = 1$ kHz m = 30%; Q<sub>B</sub> approx. 45 Input voltage for limiting versus supply voltage $f_Z = 5.5 \text{ MHz}$ ; $\Delta f = \pm 50 \text{ kHz}$ ; $f_{\text{mod}} = 1 \text{ kHz}$ ; $Q_B \text{ approx. } 45$ # AM suppression versus input voltage $V_S = 12 \text{ V}$ ; $f_Z = 5.5 \text{ MHz}$ ; $f_{mod} = 1 \text{ kHz}$ # AF output voltage versus input voltage $V_{\rm S} = 12 \text{ V}$ ; $f_{\rm mod} = 1 \text{ kHz}$ ; $Q_{\rm B}$ approx. 45 ► V<sub>irms</sub> **DIP 16** The symmetrical 8-stage amplifier with symmetrical coincidence demodulator for amplifying, limiting, and demodulating frequency-modulated signals, is especially suited for the sound IF units in TV sets. In addition to the controlled AF output, an uncontrolled AF output and an AF input for the connection of video recorders is available. #### **Features** - Outstanding limiting qualities - Few external components - Terminal for video recorder - AF output voltage independent of supply voltage - Insensitive to hum - Very little residual IF TBA 120 T: Input and demodulator matched to ceramic resonators TBA 120 U: Input and demodulator matched to LC networks. ## Maximum ratings | Supply voltage | V <sub>s</sub> | 18 | V | |---------------------------------|---------------------------|------------|-----| | Voltage | V <sub>5</sub> | 6 | V | | Current | $I_4$ | 5 | mA | | Junction temperature | <i>T</i> <sub>1</sub> | 150 | °C | | Storage temperature range | $\dot{\mathcal{T}}_{stg}$ | -40 to 125 | °C | | Thermal resistance (system-air) | R <sub>th SA</sub> | 90 | K/W | ## Operating range | $v_{\rm s}$ | 10 to 18 | V | |-------------|-----------|----------------------------| | Tamb | -15 to 70 | °C | | f | 0 to 12 | MHz | | | т". | T <sub>amb</sub> -15 to 70 | # Characteristics ( $V_8 = 12 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ , $Q_B$ approx. 45, $f_{iF} = 5.5 \,\text{MHz}$ ) | | | min | typ | max | | |----------------------------------------------------------------------------------------|----------------------|------|--------|------|-------| | Current consumption | $I_{\rm S}$ | 9.5 | 13.5 | 17.5 | mA | | IF voltage gain V <sub>6</sub> /V <sub>14</sub> | G <sub>v</sub> | | 68 | 1 | dB | | IF output voltage with limiting at each output | V <sub>app</sub> | 175 | 250 | 325 | mV | | Output resistance | R <sub>q8</sub> | 0.8 | 1.1 | 1.4 | kΩ | | · | R <sub>q 12</sub> | 0.8 | 1.1 | 1.4 | kΩ | | Input resistance | Ria | 1.4 | 2.0 | 2.6 | kΩ | | Internal resistance | R <sub>i4</sub> | 1 | 12 | 16 | Ω | | DC level of output signal | V <sub>8</sub> | 3.4 | 4.0 | 4.7 | v | | $(V_i = 0)$ | V <sub>12</sub> | 4.4 | 4.9 | 6.3 | V | | Stabilized voltage | V | 4.2 | 4.8 | 5.3 | v | | Residual IF voltage without deemphasis | $V_8$ | ļ | 20 | ' ' | mV | | • | V <sub>12</sub> | - | 30 | | mV | | AF gain (AF not attenuated) | $V_8/V_3$ | 6 | 7.5 | 8.5 | | | Attenuation ( $R_{4-5} = 5 \text{ k}\Omega; R_{5-1} = 13 \text{ k}\Omega$ ) | VAFS | 20 | 30 | 40 | dB | | | | 1 | | 1 | | | Range of volume control | V <sub>AF8 max</sub> | 70 | 85 | | dB | | | V <sub>AF8 min</sub> | | | | | | Resistance | $R_{4-5}^{-1}$ ) | 1 | | 10 | kΩ | | Input voltage for limiting | $V_{\rm itim}$ | | 30 | 60 | μV | | $(\Delta t = \pm 50 \text{ kHz}; t_{\text{mod}} = 1 \text{ kHz})$ | ****** | ŀ | 1 | ĺ | - | | Hum suppression | $V_{8}/V_{11}$ | | 35 | | dB | | | $V_{12}/V_{11}$ | | 30 | | ₫B | | Signal-to-noise ratio ( $V_i = 10 \text{ mV}$ ) | a <sub>s/N</sub> | 80 | 85 | | dB | | Noise voltage (in acc. with DIN 45405) | $V_0$ | 1 | | 70 | μV | | Input impedance | R <sub>q 7-9</sub> | | 5.4 | | kΩ | | | | | | | | | TBA 120 T only: | | | | | | | AF output voltage | $V_{8\mathrm{rms}}$ | 650 | 900 | 1100 | mV | | $(\Delta f = \pm 50 \text{ kHz}; f_{\text{mod}} = 1 \text{ kHz})$ | V <sub>12 rms</sub> | 400 | 650 | 1000 | mV | | Input impedance | $Z_{i}$ | | 800/5 | | Ω/pF | | AM suppression | a <sub>AM</sub> | 50 | 60 | | dB | | $(V_i = 500 \mu \text{V}; \Delta t = \pm 50 \text{kHz}; m = 30\%;$ | -AM | "" | 1 | | | | $f_{\text{mod}} = 1 \text{ kHz}$ | | | | | | | and a | | | | | ľ | | Bridging resistance | R <sub>13-14</sub> | ŀ | | 1 | kΩ | | | | | | | | | TBA 120 U only: | | | | | | | AF output voltage | $V_{8\mathrm{rms}}$ | 850 | 1200 | 1700 | l mV | | $(\Delta f = \pm 50 \text{ kHz}; V_i = 10 \text{ mV};$ | V <sub>12 rms</sub> | 600 | 1000 | 1600 | mV | | $f_{\text{mod}} = 1 \text{ kHz; } THD = 4\%)$ | - 12 tills | | | | 1 | | Input impedance (f <sub>I</sub> = 5.5 MHz) | $Z_{i}$ | 15/6 | 40/4.5 | | kΩ/pF | | AM suppression | a <sub>AM</sub> | 50 | 60 | | dB | | $(\Delta f = \pm 50 \text{ kHz}; V_i = 500 \mu\text{V};$ | ~AM | " | | | | | $f_{\text{mod}} = 1 \text{ kHz; } m = 30\%)$ | | | | | | | Total harmonic distortion | THD | | 1.3 | 2.5 | % | | $(\Delta f = \pm 25 \text{ kHz}; V_i = 10 \text{ mV}; f_{\text{mod}} = 1 \text{ kHz})$ | <del>-</del> | 1 | | ' | | | , , , , , , , , , , , , , , , , , , , , | | | | | | <sup>1)</sup> If DC volume control is not used, pin 4 has to be connected directly to pin 5 # **Block diagram** # Test circuit (5.5 MHz) # Application circuit TBA 120 U for 5.5 MHz <sup>1)</sup> Omitting the electrolytic capacitor 47 $\mu F$ at pin 11 changes the volume-control range. ### Z voltage versus supply voltage # AF output voltage versus supply voltage Current consumption versus supply voltage # AF output voltage and disturbance voltage versus input voltage (input wired with SFE $5.5~\mathrm{MA/Murata}$ ) OdB a 770 mV<sub>rms</sub> # AF output voltage and disturbance voltage versus input voltage (Input 60 $\Omega$ impedance broadband) 0dB = 770 mV<sub>rms</sub> # AF output voltage (pin 8), disturbance voltage, and total harmonic distortion versus input voltage #### Total harmonic distortion versus volume control **Spread** # AF output voltage (pin 8) versus potentiometer resistance and versus ratio of resistance # AF output voltage (pin 8) versus voltage fed into pin ${\bf 5}$ #### Circuit for direct connection to video recorders Socket (1): Switching voltage: at playback +12 V at recording: free Socket (4): Simultaneous input and output for AF #### **Function** When the switching voltage is applied, the emitter follower BC 238 is blocked at the output, and the buffer stage BC 308 is switched on. A preemphasis is included to balance the deemphasis at the AF output. The IF amplifier becomes inoperable by means of the diode BA 127 and the 47 k $\Omega$ resistor. The remote-controlled volume regulator in the TBA 120 T/U is used for recording and playback. **SQ 14** The TBB 042 G is a symmetrical mixer applicable for frequencies up to 200 MHz. It can be driven either by an external source or by a built-in oscillator. Common applications are in receivers, converters, and demodulators for AM and FM signals. #### **Features** - Wide range of supply voltage - Few external components - High conversion transconductance - High pulse strength - Low noise # Maximum ratings | Supply voltage | $v_{\mathrm{s}}$ | 15 | |-----------------------------------|------------------|-----------| | Junction temperature | $T_{\rm j}$ | 150 | | Storage temperature range | $T_{stg}$ | -40 to 12 | | Thermal resistance (system - air) | $R_{ m thSA}$ | 125 | # Operating range | Supply voltage range | <b>V</b> ₅ | 4 to 15 | V | |---------------------------|----------------|-----------|------| | Ambient temperature range | T <sub>A</sub> | -15 to 70 | l ∘c | # Characteristics $$V_{\rm S}$$ = 12 V, $T_{\rm A}$ = 25°C | | | min. | typ. | max. | l | |----------------------------------------------------------------------|-----------------------------------------------------|------|------|------|----| | Current consumption | $I_{S} = I_{2} + I_{3} + I_{5}$ | 1.4 | 2.15 | 2.9 | mA | | Output current | $I_2 = I_3$ | 0.36 | 0.52 | 0.68 | mA | | Output current difference | $I_3 - I_2$ | -60 | İ | 60 | mA | | Supply current | $I_5$ | 0.7 | 1.1 | 1.6 | mA | | Power gain $(f_i = 100 \text{ MHz}, f_{OSC} = 110.7 \text{ MHz})$ | $G_{P}$ | 14 | 16.5 | | dB | | Breakdown voltage $(I_{2,3} = 10 \text{ mA}; V_{7,8} = 0 \text{ V})$ | $V_2$ , $V_3$ | 25 | | | V | | Output capacitance | C2-M, C3-M | | 6 | | pF | | Conversion transductance (f = 455 kHz) | $S = \frac{I_2}{V_7 - V_8} = \frac{I_3}{V_7 - V_8}$ | | 5 | | mS | | Noise figure | NF | } | 7 | | dB | # **Application circuit** # Mixer for remote control receiver self-oscillating For harmonic crystals, an inductor between pins 9 and 11 which will prevent oscillations on the fundamental is recommended. ### Circuit diagram It is recommendable to establish a galvanic connection between pins 6 and 7 and pins 10 and 12 through coupling windings. A resistor of at least 220 $\Omega$ may be connected between pins 9 and 14 (GND) and pins 11 and 14 to increase the currents and thus the conversion transconductance. Pins 9 and 11 may be connected via any impedance. In case of a direct connection between pins 9 and 11 the resistance from this connection to pin 14 may be at least 100 $\Omega$ . Depending on the layout, a capacitor (10 to 50 pF) may be required between pins 6 and 7 to prevent oscillations in the VHF band. # PLL Frequency Synthesizer TBB 200 TBB 200 G #### Preliminary data DIP 14 SO 14 TBB 200 is a CMOS IC which has been especially developed for use in radio equipment. It is suited to simple frequency synthesis as well as to dual modulus synthesis. #### **Features** - Bit serial control with 2 lines (I<sup>2</sup>C bus) - Modulus switching - Voltage doubler for high phase-detector output voltage - Direct VCO control without op amp - High input sensitivity (10 mV), high input frequencies (70 MHz) in single modulus operation - Low supply voltage, wide temperature range - Standby circuit - Extremely fast phase-detector with very short anti-backlash pulse - Large dividing ratios - A divider 1 to 12 - N divider 3 to 4095 - R divider 3 to 65535 - Switchable phase-detector polarity - Switchable phase-detector retuning rate of rise - PORT output addressable via I<sup>2</sup>C bus - for prescaler standby - for prescaler programming (128 or 64) #### Circuit description TBB 200 is a complex PLL component in CMOS technology for processor controlled frequency synthesis. Pin S/D selects **Single** or **D**ual modulus operation. Functions and dividing ratios are selected via an I<sup>2</sup>C bus interface at pins SDA and SCL. An output port PRT permits control (e.g. standby) of additional circuitry. The reference frequency is applied at input RI; its maximum value is 30 MHz. The VCO frequency is applied at input FI. Its maximum value in single modulus operation is 70 MHz and in dual modulus operation 30 MHz. The PLL can be operated optionally with or without internal voltage doubler, depending on the required frequency variation (Varicap). For operation with voltage doubler, a capacitance of typ. 1 µF (MKH) must be connected at pin C. C must be grounded when the voltage doubler is not in use. Output PD supplies the phase detector signal with especially short anti-backlash pulses to neutralize even the smallest phase deviations. Polarity and current of the PD output can be switched via the I<sup>2</sup>C bus. Output LD supplies a static lock detector signal, and output FV the divided VCO frequency. LD and FV are open drain outputs. For test purposes, a switch-on reset is provided, which is discontinued by the first H pulse at RI. In the reset state, the dividers are switched to the programming mode. | Mode | S/D | |--------------------------------|-----| | Single modulus<br>Dual modulus | LH | # Pin configuration (top view) # Pin description | Pin | Symbol | Function | |-----|----------|----------------------------------------------| | 1 | $V_{DD}$ | Supply voltage | | 2 | RI | Reference frequency | | 3 | S/D | Operating mode (single modulus/dual modulus) | | 4 | SDA | I <sup>2</sup> C bus data | | 5 | SCL | I <sup>2</sup> C bus clock | | 6 | PRT | I <sup>2</sup> C PORT | | 7 | i MOD | Modulus control | | 8 | FI | VCO frequency | | 9 | GND 2 | Ground | | 10 | FV | Comparison frequency | | 11 | PD | Phase detector | | 12 | GND 1 | Ground | | 13 | С | Voltage-doubling capacitance | | 14 | LD | Lock detector | ## Characteristics | | | Test<br>conditions | min | max | | |--------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------|--------------------| | Input signals SDA, SCL | | | | | | | H input voltage<br>L input voltage<br>Input capacitance<br>Input current | $V_{ m IH} \ V_{ m IL} \ C_{ m I} \ I_{ m JM}$ | $V_{t} = V_{DD}$ | 0.7 x V <sub>DD</sub><br>0 | V <sub>DO</sub><br>0.3 x V <sub>DD</sub><br>10<br>10 | V<br>V<br>pF<br>μA | | Input signal S/D | | | | | | | Input voltage<br>L input voltage<br>Input capacitance<br>Input current | $V_{ m IH} \ V_{ m IL} \ C_{ m I} \ I_{ m IM}$ | $V_{\rm I} = V_{\rm DD}$ | 0.7 x V <sub>DD</sub><br>0 | V <sub>DD</sub><br>0.3 × V <sub>DD</sub><br>10<br>10 | V<br>V<br>pF<br>μA | | Input signal RI | | | | | | | Input frequency<br>Input voltage | f<br>V | $V_{\text{DD}} = 4.5 \text{ V}$ (sine) $V_{\text{I}} = V_{\text{DD}}$ | 500 | 30 | MHz<br>mV | | Input capacitance | C <sub>I</sub> | (Sine) | 300 | 10 | pF | | Input current | $I_{IM}$ | $V_{\rm I} = V_{\rm DD}$ | | 10 | μΑ | | Input signal FI (dual modulus) | | | | | | | Input frequency | f | $V_{\rm DD} = 4.5 \text{ V}$<br>(sine)<br>$V_{\rm I} = V_{\rm DD}$ | | 30 | MHz | | Input voltage<br>Input current | V <sub>Irms</sub> | (sine)<br>V <sub>1</sub> = V <sub>00</sub> | 50 | 10 | mV<br>μΑ | | Input capacitance | C <sub>I</sub> | -1 .00 | | 10 | pF | | Input signal FI (single modulus) | | | | | | | Input frequency | f | $V_{\rm DD} = 4.5 \ {\rm V}$ | | 70 | MHz | | Input voltage<br>Input capacitance | V <sub>I rms</sub> | $V_{DD} = 4.5 \text{ V}$ (sine) $V_1 = V_{DD}$ $V_{DD} = 3 \text{ V}$ | 10 | 10 | mV<br>pF | | Input current | $I_{IM}$ | $V_1 = V_{DD}$ | | 10 | μA | | Input frequency | f | $V_{\rm DD} = 3 \text{ V}$ | | 35 | MHz | | Output signal SDA, LD (open-drain output) | | | | | | | L output voltage | $V_{\mathrm{QL}}$ | $I_{\rm Q} = 3.0 \text{ mA}$<br>$V_{\rm DD} = 3 \text{ V}$<br>$C_{\rm L} = 400 \text{ pF}$ | | 0.4 | V | # Maximum ratings | | | min | typ | max | | Notes | |------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------|-----|----------------------------------------------------|-------------------------|-------------------------------------------| | Supply voltage<br>Input voltage<br>Output voltage at C<br>Power dissipation per output<br>Total power dissipation<br>Storage temperature | $V_{ m DD}$ $V_{ m IM 1}$ $V_{ m IM 2}$ $P_{ m Q}$ $P_{ m tot}$ $T_{ m stg}$ | -0.3<br>-0.3<br>-V <sub>DD</sub> | | 6<br>V <sub>DD</sub> +0.3<br>0<br>10<br>300<br>125 | V<br>V<br>V<br>mW<br>mW | Exception: C<br>(internally<br>generated) | | Operating range | | | | | | | | Supply voltage Supply current Supply current: | $egin{aligned} V_{ extsf{DD}}\ I_{ extsf{DD}}\ I_{ extsf{DD}} \end{aligned}$ | 3 | 5 | 5.5<br>7<br>1 | V<br>mA<br>μA | | | standby FI RI<br>Supply current: | $I_{ extsf{DD}}$ | | 4 | 1 | mA | $V_{\rm Flrms} = 10 \rm mV$ | | standby counter Supply current: standby counter | $I_{ extsf{DD}}$ | | 3 | 1 | mA | V <sub>FI rms</sub> = 100 mV | | Supply current:<br>standby counter | $I_{ extsf{DD}}$ | | 2 | : | mA | $V_{\text{FIrms}} = 500 \text{ mV}$ | | Ambient temperature | TA | -40 | | 85 | °C | | Current measurement excluding output circuitry and voltage doubling. ## Characteristics $V_{\rm DD} = 4.5 \text{ V to } 5.5 \text{ V}; T_{\rm A} = -40 \text{ to } 85 \,^{\circ}\text{C}$ | | | Test<br>conditions | min | max | | |-------------------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------|----------------------|------------|----------| | Output signal PD<br>(Tri-state output) | | | | | | | H current mode<br>L current mode | $I_{QH} \ I_{QL}$ | <i>V</i> <sub>PD</sub> I <i>V</i> <sub>DD</sub> I, 25 °C | | ±1<br>±0.1 | mA<br>mA | | Tri-state | $I_{\mathrm{Q3}}$ | V <sub>PD</sub> I V <sub>DD</sub> I, 25 °C | | 50 | лА | | Output signal FV N<br>(Open-drain output) | | $I_{\rm OL}=1~{ m mA}$ | | | | | L output voltage<br>L output pulse width | $V_{ m qL}$ | $I_{OL} = 1 \text{ mA}$<br>$C_L = 20 \text{ pF}$<br>$t_{OWL} = 1/\text{Fl}$ | | 0.4 | ٧ | | | | QWL — I/II | l | l | | | Output signal MOD, PRT | | I. | 1 | 1 | | | H output voltage | $V_{\mathrm{QH}}$ | $I_{\mathrm{QH}}$ = 0.5 mA<br>$I_{\mathrm{QL}}$ = 0.5 mA | V <sub>DD</sub> −0.4 | | V | | L output voltage | $V_{\mathrm{QL}}$ | $I_{\rm QL} = 0.5 \mathrm{mA}$ | 1 | 0.4 | ٧ | | Output current MOD* | | ı | 1 | ı | 1 . | | H output current | $I_{ m QL}$ | $V_{DD} = 3 \text{ V}$ | 500 | | μА | | Dynamic characteristics $V_{DD} = 5 \text{ V}; T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | | | | | | | Input signal RI | | I | ı | ı | I | | Rise time | $t_{\rm IR}$ | $V_{DD} = 5 V$ $V_{DD} = 5 V$ $V_{DD} = 5 V$ | 5<br>5<br>10 | | ns | | Fall time | t <sub>IF</sub> | $V_{\rm DD} = 5 \text{ V}$ | 5 | | ns | | Pulse width | $t_{\mathrm{IW}}$ | $V_{\rm DD} = 5 \text{ V}$ | 10 | | ns | | Input signal FI | | 1 | 1 | 1 | 4 | | Rise time | $t_{\rm IR}$ | $V_{DD} = 5 \text{ V}$ | 5<br>5 | | ns | | Fall time<br>Pulse width | t <sub>IF</sub><br>t <sub>IW</sub> | $V_{DD} = 5 \text{ V}$ $V_{DD} = 5 \text{ V}$ | 10 | | ns<br>ns | | i dise widtii | t <sub>IW</sub> | dual modulus | 10 | | ns | | | -744 | $V_{DD} = 5 \text{ V}$ | ' | | | | | t <sub>IW</sub> | single modulus<br>V <sub>DD</sub> = 5 V | 5 | | ns | # Pulse diagram <sup>\*</sup> Status bit 8 via I2C bus: 1 **Dynamic Characteristics** $V_S = 5 \text{ V}$ ; $T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | | | Test<br>conditions | min | max | | |------------------------|-------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|----------| | Output signal PRT | | | | | | | Rise time<br>Fall time | t <sub>QF</sub> | $V_{\rm DD} = 5 \text{ V, } C_{\rm L} = 30 \text{ pF}$<br>$V_{\rm DD} = 5 \text{ V, } C_{\rm L} = 30 \text{ pF}$ | | 1 . | μs<br>μs | | Output signal FV | | | | | | | Fall time | t <sub>QF</sub> | $V_{\rm DD} = 5 \text{ V, } C_{\rm L} = 20 \text{ pF}$ | | 20 | ns | | Output signal MOD | | | | | | | Rise time | ton | $V_{\rm DD} = 5 \text{ V, } C_{\rm L} = 30 \text{ pF}$ | 1 | 10 | ns | | Fall time | t <sub>QF</sub> | $V_{\rm DD} = 5 \text{ V}, C_{\rm L} = 30 \text{ pF}$ | | 10 | ns | | Delay time | t <sub>DQLH</sub> | $V_{\rm DD} = 5 \text{ V, } C_{\rm L} = 30 \text{ pF}$ | | 25 | ns | | L-H to FI | į | $V_{\rm DD} = 5 \text{ V}, C_{\rm L} = 30 \text{ pF}$ | | | | | Delay time | tophl | $V_{\rm DD} = 5 \text{ V, } C_{\rm L} = 30 \text{ pF}$ | | 15 | ns | | H-L to FI | ı | ' | ' | ' | | # Pulse diagram # Transmission protocol for programming | | SDA | | Single<br>modulus | Dual<br>modulus | - | |-----|-------|-----|-------------------|-----------------|--------| | | Start | | | | | | IC | 1 | | 1 | 1 | | | Α | 2 | | 1 | 1 | | | D | 3 | | 0 | 0 | | | Đ | 4 | | 0 | 0 | | | R | 5 | | 0 | 0 | | | E | 6 | | 1 | 1 | | | S | 7 | | 0 | 1 | | | S | 8 | | 0 | 0 | | | | ACK | | | | | | SUB | 1 | | 0 | 0 | | | Α | 2 | | 0 | 0 | | | Đ | 3 | | 0 | 0 | | | D | 4 | | 0 | 0 | | | R | 5 | | 1 | 1 | | | Ε | 6 | | 0 | 0 | | | S | 7 | | 0 | 1 | | | S | 8 | R/W | 0 | 0 | | | | ACK | | | | | | | 1 | | | | | | S | 2 | | PORT | | | | T | 3 | | Count<br>Fl, Rl | er | | | Α | 4 | | PD Po | larity | | | Т | 5 | | PD Cı | | | | U | 6 | | | e-Doubler | | | S | 7_ | | | e-Doubler | Status | | | 8 | | Modul | lus Output | | | | ACK | | | | | | | Stop | | | | | | Status bit | | |------------|------------------| | 0 | 1 | | Low*** | High*** | | off* | on | | off* | on | | neg. | pos. | | 0.1 mA | 1 mA | | ÷2 | ÷ 4 | | off | on | | push puli | current source** | standby <sup>\*\*</sup> matched to TBB 202 \*\*\* PORT output state | Transmission protocol for programming | | | | | | | | | | | |---------------------------------------|-------------|-------------------|-----------------|-------|-----|----------------|-------|-----|--------------|-----| | | SDA | R Co | unter | SDA | | N Counter | SDA | | A/N Counter | | | | | Single<br>Modulus | Dual<br>Modulus | | | Single Modulus | | | Dual Modulus | | | | Start | | | Start | ] | | Start | ] | | | | Α | 1 | 1 | 1 | 1 | i | 1 | 1 | | 1 | | | D | 2 | 1 | 1 | 2 | 1 | 1 | 2 | | 1 | | | D | 3 | 0 | 0 | 3 | 1 | 0 | 3 | | 0 | | | R | 4 | 0 | o | 4 | ] | 0 | 4 | | 0 | | | Ε | 5 | 0 | 0 | 5 | | 0 | 5 | | 0 | | | S | 6 | 1 | 1 | 6 | ] | 1 | 6 | | 1 | | | S | 7 | 0 | 1 | 7 | | 0 | 7 | | 1 | | | | 8 R/W | 0 | 0 | 8 | R/W | 0 | 8 | R/W | . 0 | | | | ACK | | | ACK | | | ACK | | | | | S | 1 | 0 | 0 | 1 | | 0 | 1_1_ | | 0 | | | U | 2 | 0 | 0 | 2 | | 0 | 2 | | 0 | | | В | 3 | 0 | 0 | 3 | | 0 | 3 | | 0 | | | Α | 4 | 0 | 0 | 4 | | 0 | 4 | | 0 | | | D | 5 | 0 | 0 | 5 | | 1 | 5 | | 1 | | | D | 6 | 1 | 1 | 6 | | 1 | 6 | | 1 | | | R | 7 | 0 | 1 | 7 | | 0 | 7 | | 1 | | | | 8 R/W | 0 | 0 | 8 | R/W | 0 | 8 | R/W | 0 | | | | ACK | | | ACK | | | ACK | | | | | S | 1 | M | SB | 1 | | X | 1 | | X | | | T | 2 | | | 2 | 1 | X | 2 | Į | X | | | Α | 3 | | | 3 | | X | 3 | | Х | | | T | 4 | | | 4 | | X | 4 | Į | X | | | U | 5 | | R | 5 | | MSB | 5 | | MSB | | | S | 6 | | | 6 | | | 6 | Į | | | | | 7 | | C | 7 | | 4. | 7 | | | | | | 8 | | 0 | 8 | | N | 8 | 1 | N | | | _ | ACK | | U | ACK | | _ | ACK | ł | • | | | S | 1 | | N<br>- | 1 | 1 | C | 1 | ł | . C | | | T | 2 | | T | 3 | | 0 | 2 | | 0 | | | A<br>T | 3 4 | | E<br>R | 4 | | U | 3 | - | U<br>N | | | Ü | 5 | | n | 5 | - | N<br>T | 5 | ļ | T | | | S | 6 | | | 6 | 1 | E | 6 | 1 | Ë | | | 3 | 7 | | | 7 | | R | 7 | ł | R | | | | 8 | 1.9 | SB | 8 | | LSB | 8 | 1 | LSB | | | | ACK | L, | 36 | ACK | 1 | LOB | ACK | ł | LOD | | | | Stop | | | Stop | 1 | s | 1 | 1 | X | | | | (CtOp) | | | Огор | j | T | 2 | İ | MSB | | | | | | | | | Ā | 3 | | A | | | | | | | | | Ť | 4 | 1 | Ĉ | | | | | | | | | U | 5 | 1 | ŏ | | | | | | | | | s | 6 | 1 | U | | | | | | | | | - | 7 | 1 | Ņ | | | _ | | | | | | | 8 | 1 | T<br>E | | | Х | = don't car | 'e | | | | | ACK | 1 | Ř | | | | | | | | | | Stop | 1 | LSB | 353 | | | | | | | | | | • | | | | | | min | тах | | |-----------------------------------------------------------------------------------|------------------------------------------|------------|----------|----------| | Ctock frequency | f <sub>SCL</sub> | 0 | 100 | kHz | | Inactive time prior to next transmission | t <sub>HD; DAT</sub><br>t <sub>BUF</sub> | 4.7 | | μs<br>μs | | Start condition hold time (first CLOCK pulse is generated after this time period) | t <sub>HD:</sub> STA | 4.0 | 1 | µs | | Clock LOW phase | t_ | 4.7 | | μs | | Clock HIGH phase<br>DATA set-up time | t <sub>H</sub><br>t <sub>SU: DAT</sub> | 4.0<br>250 | | μs<br>ns | | SDA and SCL signal rise time<br>SDA and SCL signal fall time | t <sub>R</sub> | | 1<br>300 | μs<br>ns | | SCL pulse set-up time with Stop condition | t <sub>F</sub><br>t <sub>SU; STO</sub> | 4.7 | 300 | μs | | Status programming set-up time (S/D) PRT delay time relative to Stop condition | t <sub>SD</sub><br>t <sub>DPRT</sub> | 500 | 500 | ns<br>μs | | | | | | Į | All times with reference to specified input levels $V_{\rm IH}$ and $V_{\rm IL}$ # Pulse diagrams for I<sup>2</sup>C bus, S/D, PRT # **Application circuits** C<sub>C</sub> = Coupling Capacitance C<sub>B</sub> = Blocking Capacitance Operation: dual modulus ( $f_{max} = 30 \text{ MHz at FI}$ ) Operation: single modulus ( $f_{\text{max}} = 70 \text{ MHz at FI}$ ) $C_{\text{F}}$ : loop filter capacitance # Application circuits VCO coupling Operation without voltage doubler (status bit 7 = 0) Operation with voltage doubler (status bit 7 = 1) $C_F$ : loop filter capacitance # Pulse diagram ## Phase detector **DIP 22** The TBB 469 is an FM narrow-band IC particularly intended for radio receivers. It is suited for the conversion, limiting, demodulation, and AF processing of an FM-modulated signal. The input signal is routed via an RF amplifier to a crystal-controlled mixer. The IF signal is routed via an external selection to an adjustable limiter amplifier followed by a coincidence demodulator. The AF signal is routed via a low pass to an AF amplifier. Gain and frequency response of the first amplifier can be set externally. The second amplifier contains the volume control and a muting input for additional field strength-dependent regulation. | Maximum ratings | | Lower<br>limit | Upper<br>limit | | |---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------|------------------------|----------------------------| | Supply voltage Load current of $V_{\text{stab}}$ Junction temperature Storage temperature Thermal resistance (system-air) | V <sub>S</sub> I <sub>Stab</sub> T <sub>j</sub> T <sub>stg</sub> R <sub>th SA</sub> | 0<br>0<br>55 | 15<br>50<br>125<br>125 | ν<br>μΑ<br>°C<br>°C<br>κ/W | | Operating range Supply voltage Ambient temperature | Vs<br>T <sub>amb</sub> | 3 -30 | 12 | , c | | Characteristics<br>$V_S = 4.5 \text{ V}$ ; $T_A = -30 \text{ °C to } 60 \text{ C}$ | 0°C | Test conditions | Lower<br>limit | typ | Upper<br>limit | | |------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|----------------|------------|----------------|------------------------| | Supply current<br>Reference voltage | $I_{ m S} \ V_{ m stab}$ | | 1.9 | 3.0<br>2.2 | 5.0<br>2.5 | mA<br>V | | RF prestage | | | | | | | | Voltage gain | $G_V$ | $f_1 = 1050 \text{ MHz}^{-1}$<br>(-3 dB) | 36 | 42 | 48 | dB | | Input impedance<br>Noise figure | Z <sub>i</sub><br>NF | ( 0 45) | | 10//3<br>6 | | kΩ//pF<br>dB | | IF limiter amplifier at $\Delta f = \pm f_{mod} = 1 \text{ kHz}, V_{i Frms} = 10 \text{ mV}$ | | | | | | | | Input resistance<br>IF bandwidth | R <sub>I</sub><br>B <sub>IF</sub> | $V_{\text{gAF1}} = -3 \text{ dB}$ | 500 | 20 | | kΩ<br>kHz | | Limiter threshold<br>Setting range of the | $V_{\rm limrms}$ | THE TABLE | | 10 | 20 | μV | | limiter threshold AM suppression | ∆V <sub>lim</sub><br>AMS | $V_{10} = 0 \text{ V/V}_{\text{stab}}$<br>m = 30% | 14<br>40 | 20 | 22 | dB<br>dB | | Signal-to-noise ratio | a <sub>S/N</sub><br>V <sub>10</sub> | V <sub>ire</sub> = 0 V | | 40 | 100 | dB<br>mV | | AF output voltage | V <sub>10</sub><br>V <sub>QAF1</sub> | $V_{i,\text{IF}} = 10 \text{ mV}$ | 0.8<br>30 | 1.2 | | V<br>mV | | Min. load resistance AF bandwidth | R <sub>q1</sub><br>B <sub>AF</sub> | $V_{\text{qAF1}} = -3 \text{ dB}$ | 300<br>20 | 35 | | Ω<br>kHz | | Total harmonic distortion | THD | T QAFT | -0 | 1 | 2 | % | | AF amplifier 2 | | | | | | | | Voltage gain<br>Min. load resistance | G <sub>V</sub><br>R <sub>a2</sub> | $V_{iAF} = 1 \text{ mV}$ | 31 | 37 | 43 | dB<br>kΩ | | Input impedance<br>Signal-to-noise ratio | $R_{l}$ | | 10 | 40 | | kΩ<br>dB | | Total harmonic distortion <sup>1)</sup> | a <sub>s/N</sub><br>THD | | | 2 | ! | % | | AF amplifier 3 | | | | | | | | Voltage gain<br>Max, output voltage | G <sub>V</sub><br>V <sub>q AF3 rms</sub> | $V_2 = 0 \text{ V}, V_{11} = 1 \text{ V}$<br>$V_2 = 0 \text{ V}, V_{11} = 1 \text{ V}$ | | 10 | 300 | dB<br>mV | | Min. load resistance Total harmonic distortion | R <sub>q3</sub> THD | 1110 - 1070 | 5 | 2 | 300 | kΩ<br>% | | Volume control range | $\Delta G_{\text{vol}}$ | V 0 V (4 V | | 80 | | d₿ | | Muting depth | М | $V_4 = 0 \text{ V/1 V}$ $R_{\text{mute}} = \infty$ | 3 | 6 | 10 | dB | | Disturbance voltage in acc. with DIN 45405 <sup>2)</sup> | V <sub>a</sub> | $R_{\text{mute}} = 0$ $V_2 = 1/2 \ V_{\text{stab}}$ | 20 | 26<br>30 | 40 | dΒ<br>μV <sub>os</sub> | <sup>1)</sup> dependent on external components <sup>2)</sup> AQL = 2.5 AF Output voltage $V_{\rm qAF\,3}$ with reference to 775 mV<sub>rms</sub> and field strength output voltage $V_{\rm qF}$ versus input voltage $V_{\rm l\,RF}$ $$V_{\rm S} = 4.5 \text{ V}, f_{\rm mod} = 1 \text{ kHz}$$ Mixer output voltage $V_{\rm q\,IF}$ with reference to 775 mV $_{\rm rms}$ at 18 k $\Omega$ versus input level $P_{\rm i\,RF}$ $V_{\rm S}$ = 4.5 V ## IF Limiter characteristic $$V_{\rm S} = 4.5 \text{ V}, f_{\rm mod} = 1 \text{ kHz}$$ AF Output voltage $V_{\rm q\,AF3}$ with reference to 775 mV<sub>rms</sub> versus control voltage $V_{\rm iL}$ $V_{\rm S}$ = 4.5 V, $t_{\rm mod}$ = 1 kHz **DIP 16** The TBB 1469 is an FM narrow-band IC particularly intended for radio receivers. It is suited for the conversion, limiting, demodulation, and AF processing of an FM-modulated signal. The input signal is routed via an AF amplifier to a crystal-controlled mixer. The IF signal is routed via an external selection to a limiter amplifier followed by a coincidence demodulator. The AF signal is routed via a low pass to an externally adjustable AF amplifier. ESD protective diodes are internally connected to the RF inputs. | Maximum ratings | | Lower | Upper<br>limit | | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------|------------------------|---------------------| | Supply voltage<br>Load current<br>Junction temperature<br>Storage temperature | $egin{array}{c} V_{ m S} \ I_{ m stab} \ T_{ m i} \ T_{ m stg} \ \end{array}$ | 0<br>0<br>-40 | 15<br>50<br>125<br>125 | V<br>µА<br>°С<br>°С | | Thermal resistance (system-air) Operating range | R <sub>th SA</sub> | - | 85 | K/W | | Supply voltage<br>Ambient temperature | $V_{ m S}$ | 3 | 12<br>80 | °C °C | | Characteristics<br>V <sub>S</sub> =4.5V; T <sub>amb</sub> =-30 °C to 60 | °C | Test<br>conditions | Lower<br>limit | typ | Upper<br>limit | | | |----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------|----------------|------------|----------------|--------------|--| | Supply current<br>Reference voltage | $I_{ m S}$<br>$V_{ m stab}$ | | 1.4 | 2.7<br>1.9 | 4.0<br>2.6 | mA<br>V | | | RF prestage | | | | | | | | | Voltage gain | Gv | $f_i = 1050 \text{ MHz}^{(i)}$<br>(=3 dB) | 36 | 42 | 48 | dB | | | Input impedance<br>Noise figure | Z <sub>i</sub><br>NF | ( 0 ab) | | 10//3<br>6 | | kΩ//pF<br>dB | | | IF limiter amplifier at $\Delta f = \pm 2.8$ kHz, $f_{\rm rig} = 455$ kHz<br>$f_{\rm mod} = 1$ kHz, $V_{\rm HF, rms} = 10$ mV; Q factor approx. 15 | | | | | | | | | Input resistance<br>IF bandwidth | R <sub>i</sub><br>B <sub>IF</sub> | $V_{\text{qAF1}} = -3 \text{ dB}$ | 500 | 20 | | kΩ<br>kHz | | | Limiter threshold AM suppression | V <sub>lim rms</sub><br>AMS | m = 30% | 40 | 10 | 30 | μV<br>dB | | | AF output voltage Min. load resistance | $V_{ m qaF1} = R_{ m q}$ | | 30<br>300 | 60 | | mV<br>Ω | | | Total harmonic distortion<br>Signal-to-noise ratio | THD<br>a <sub>S/N</sub> | | | 1 40 | 2 | %<br>dB | | | AF bandwidth | BAF | $V_{qAF1} = -3 dB$ | 20 | 35 | 1 | kHz | | | AF amplifier | | | | | | | | | Voltage gain<br>Min, load resistance | G <sub>V</sub><br>R∟ | $V_{iAF} = 1 \text{ mV}$ | 31 | 37 | 43 | dB<br>kΩ | | | Input impedance<br>Signal-to-noise ratio | R <sub>i</sub><br>a <sub>S/N</sub> | | 10 | 40 | | kΩ<br>dB | | <sup>1)</sup> dependent on external components SQ-20L The TBB 2469 G is an FM narrow-band IC particularly intended for radio receivers. It is suited for the conversion, limiting, demodulation, and AF processing of an FM-modulated signal. The input signal is routed via an HF amplifier to a crystal-controlled mixer. The IF signal is routed via an external selection, to a limiter amplifier followed by a coincidence demodulator. The AF signal is routed via a low pass to an AF amplifier. Gain and frequency response of the first amplifier can be set externally. The second amplifier contains the volume control. | Maximum ratings | | Lower<br>limit | Upper<br>limit | | |----------------------------------------------------------------------------------------|---------------------------------------------|----------------|------------------------|---------------------| | Supply voltage Load current of $V_{\rm stab}$ Junction temperature Storage temperature | V <sub>S</sub> $I_{Slab}$ $T_{j}$ $T_{stg}$ | 0 0 -40 | 15<br>50<br>125<br>125 | ν<br>μΑ<br>°C<br>°C | | Thermal resistance (system-air) | R <sub>th SA</sub> | | 120 | K/W | | Operating range | | 1 | 1 | 1 | | Supply voltage<br>Ambient temperature | V <sub>S</sub><br>T <sub>amb</sub> | 3 -30 | 12<br>80 | °C | ## Pin configuration top view | Characteristics<br>at $V_8$ =4.5 V, $T_{amb}$ =-30 °C to | 60°C | Test<br>conditions | Lower<br>limit | typ | Upper<br>limit | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------|----------------|---------------------------------------------|--|--| | Current consumption<br>Reference voltage | I <sub>S</sub><br>V <sub>stab</sub> | | 1.4 | 3.0<br>1.9 | 5.0<br>2.6 | mA<br>V | | | | RF prestage | | | | | | | | | | Voltage gain | $G_V$ | $f_i = 1050 \text{ MHz}^{1}$ | 36 | 42 | 48 | dB | | | | Input impedance<br>Noise figure | Z <sub>i</sub><br>NF | (-3 dB) | | 10//3<br>6 | | kΩ//pF<br>dB | | | | | IF limiter amplifier at $\Delta f = \pm 2.8$ kHz, $f_{i,i,F} = 455$ kHz <sup>1)</sup><br>$f_{mod} = 1$ kHz, $V_{i,i,F,ms} = 10$ mV, $Q$ factor appr. 15 | | | | | | | | | Input resistance IF bandwidth AM suppression Signal-to-noise ratio Field strength AF output voltage Min. load resistance AF bandwidth Total harmonic distortion <sup>1)</sup> | R <sub>i</sub> B <sub>lf</sub> AMS a <sub>S/N</sub> V <sub>10</sub> V <sub>10</sub> V <sub>qAF1</sub> R <sub>q1</sub> B <sub>AF</sub> THD | $V_{\text{qAF1}} = -3 \text{ dB}$<br>m = 30%<br>$V_{\text{11F}} = 0 \text{ V}$<br>$V_{\text{ijF}} = 10 \text{ mV}$<br>$V_{\text{qAF1}} = -3 \text{ dB}$ | 500<br>40<br>30<br>300<br>20 | 1.9<br>60<br>35 | 100 | kΩ<br>kHz<br>dB<br>dB<br>mV<br>V<br>mV<br>Ω | | | | AF amplifier 2 | | | | | | | | | | Voltage gain<br>Min. load resistance<br>Input impedance<br>Signal-to-noise ratio<br>Total harmonic distortion <sup>1)</sup> | G <sub>V</sub><br>R <sub>q2</sub><br>R <sub>i</sub><br>as/N<br>THD | V <sub>iAF1</sub> =1 mV | 1 10 | 37<br>40<br>2 | | dB<br>kΩ<br>kΩ<br>dB<br>% | | | | AF amplifier 3 | | | | | | | | | | Voltage gain Max. output voltage Min. load resistance Total harmonic distortion <sup>1)</sup> Volume control range Noise voltage in acc. | G <sub>V</sub><br>V <sub>q AF3 rms</sub><br>R <sub>q3</sub><br>THD<br>∆G <sub>vol</sub> | $V_2 = 0 \text{ V}, V_{11} = 1 \text{ V}$<br>THD = 10% | 5 | 10<br>2<br>80 | 300 | dB<br>mV<br>kΩ<br>dB | | | | with DIN 454052) | $V_{n}$ | $V_2 = 1/2 V_{\text{stab}}$ | ļ | 20 | 50 | μV <sub>0s</sub> | | | <sup>1)</sup> dependent on external components <sup>2)</sup> AQL = 2.5 The TCA 105 contains an oscillator stage, a threshold switch, and two anti-valent output stages. These ICs are especially suitable for application in proximity switches, light barriers, and other contactless switching applications. #### **Features** - Wide range of supply voltage, 4.5 to 30 V - High output current, 50 mA - TTL-compatible - Triggerable with dc signal | Maximum ratings | | TCA 105; G | TCA 105 B | | |----------------------------------------------------------|------------------------------------------------------|-------------------------------------|-------------------------------------|-----------| | Supply voltage | Vs | 30 | 20 | v | | Output voltage (pin 4, pin 5) | $v_{o}$ | 30 | 20 | V | | Output current | $I_{\rm Q}$ | 50 | 50 | mA | | Switching frequency | fs | 40 | 40 | kHz | | Input voltage | $ar{V_{ m I}}$ | ≥ 0*) | ≥ 0*) | V | | Junction temperature | $r_{\rm i}$ | 125 | 125 | °C | | Storage temperature range | $T_{\rm stg}$ | ~55 to 125 | -55 to 125 | °C | | Thermal resistance (system-air) | | | 1 | 1 | | TCA 105, TCA 105 B | R <sub>th SA</sub> | 115 | 115 | K/W | | TCA 105 G | R <sub>th SA</sub> | 200 | 200 | K/W | | Operating range | | | | | | Supply voltage Ambient temperature Oscillating frequency | V <sub>S</sub><br>T <sub>A</sub><br>f <sub>osc</sub> | 4.75 to 30<br>-25 to 85<br>1 to 4.5 | 4.75 to 20<br>-25 to 85<br>1 to 4.5 | °C<br>MHz | <sup>\*)</sup> Negative input voltages are not permitted #### Characteristics | Static measurement, pins 3 and 1 intercor | nected | | | | | |-------------------------------------------------------------------------------|--------------------|-----|------------|---------------------|---------| | $V_{\rm S} = 12 \rm V; T_{\rm A} = 25 \rm ^{o}C; R_{\rm C} = 5.6 \rm k\Omega$ | | min | typ | max | | | Supply current | $I_{\rm S}$ | | 3.4 | 5 | mA | | Input threshold voltage with | -5 | 1 | 0.7 | ١ | 1 (111) | | compensation resistor R <sub>C</sub> | $V_{\mathrm{I}}$ | 300 | 400 | 480 | m∨ | | Input threshold current | $I_{\mathfrak{l}}$ | 1 | 60 | İ | ļ μA | | Hysteresis | $V_{\rm hv}$ | 20 | 35 | 50 | mV | | L output voltage ( $I_Q = 16 \text{ mA}$ ) | VOL | 1 | 0.25 | 0.35 | V | | H output voltage | V <sub>Q H</sub> | | correspond | s to V <sub>S</sub> | | | Reverse current, V <sub>S</sub> = 30 V and/or 20 V | $I_{Q\;H}$ | - 1 | 1 | 1 60 | μA | | L output voltage ( $I_Q = 50 \text{ mA}$ ) | V <sub>Q</sub> L | | 0.7 | 1.15 | l v | | Switching time in TTL operation | ŧ | | 3 | i | μs | | $(I_0 = 16 \text{ mA})$ | | | | | 1. | ### Pin configurations ### TCA 105, TCA 105 B #### TCA 105 G ## Circuit diagram #### **Application examples** #### Inductive slot switch or proximity switch #### Light-operated switch (switching amplifier for phototransistor BPY 61) ## Application example #### Voltage monitor ## **Current consumption** Supply current versus #### L output voltage versus output current # Input current versus ambient temperature $V_S = 12 \text{ V}; R_C = 5.6 \text{ k}\Omega$ #### Switching threshold Input voltage versus ambient temperature #### Switching threshold Input voltage versus supply voltage This IC is intended for applications in inductive proximity switches. The outputs switch when the oscillation is damped, e.g. by the approach of a metal object. #### Operation schematic #### **Features** - Large supply voltage range - High output current - Antivalent outputs - Adjustable switching distance - Adjustable hysteresis - Turn-on delay | Maximum | | |---------|--| | | | | Supply voltage Output voltage Output current Junction temperature Storage temperature range Thermal resistance (system-air) TCA 205 A | $egin{array}{l} V_{ m S} & V_{ m G} & \ V_{ m G} & I_{ m Q} & \ T_{ m j} & T_{ m stg} & \ R_{ m thSA} & \end{array}$ | 30<br>30<br>50<br>125<br>55 to 125 | V<br>V<br>mA<br>°C<br>°C | |---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------| | Operating range | | | | | Supply voltage<br>Ambient temperature | V <sub>S</sub><br>T <sub>A</sub> | 4.75 to 30<br>-25 to 85 | V<br>°C | | Characteristics $V_S = 12 \text{ V}; T_A = 25 ^{\circ}\text{C}$ | <u>. </u> | Test<br>conditions | Lower<br>limit B | typ | Upper<br>limit A | | |---------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------|----------------------|------------------|------------------|---------------------| | Open-loop supply current consumption L output voltage per output | Is<br>V <sub>QL</sub><br>V <sub>QL</sub> | open pins $I_{QL} = 5 \text{ mA}$ $I_{QL} = 50 \text{ mA}$ | | 1<br>0.8<br>1.25 | 2 1 1.5 | mA<br>V | | H output current per output<br>Integrating capacitance | $I_{QH}$ | $V_{\rm QH} = 30 \text{ V}$ | | 10 | 10 | μA<br>nF | | Internal resistance at 3 Threshold voltage at 3 Distance adjustment | R <sub>j3</sub><br>V <sub>S3</sub><br>R <sub>di</sub> | | 200 | 350<br>1.3 | 1.5 | kΩ<br>V<br>kΩ | | Hysteresis adjustment Distance adjustment Hysteresis adjustment Circuit 2 | R <sub>hy</sub><br>R <sub>di</sub><br>R <sub>hy</sub> | R <sub>hy</sub> → ∞<br>R <sub>dl</sub> → ∞ | 0<br>6 <sup>1)</sup> | | | kΩ<br>kΩ<br>kΩ | | Turn-on delay Oscillating frequency Switching frequency without C | t <sub>don</sub><br>f <sub>OSC</sub><br>f <sub>s</sub> | Indi w | 0.015 | 200 | 1.5 | ms/µF<br>MHz<br>kHz | <sup>1)</sup> Parallel connection of $R_{hy}$ to $R_{di}$ may at least amount to 6 k $\Omega$ #### TCA 205 A #### TCA 205 K #### **Block diagram** ## Schematic circuit diagrams #### Oscillator #### Turn-on delay #### Integrating capacitor #### Outputs #### **Application circuit** L<sub>0</sub>, C<sub>0</sub> oscillator R<sub>di</sub> distance adjustment R<sub>hy</sub> hysteresis adjustment C<sub>I</sub> integrating capacitor C<sub>D</sub> delay capacitor The resistance of distance and hysteresis $R_{\rm di}$ and $R_{\rm hy}$ , for proximity switch TCA 205 A; K may be applied as follows: #### 1. Series hysteresis #### 2. Parallel hysteresis Circuit 1 is more suitable for proximity switches with oscillator frequencies of t>200 kHz to 300 kHz, and small distances. Circuit 2 is more favorable for AF proximity switches having larger distances. This is due to the lower $R_{\rm hy}$ values enabled by circuit 1 (min. 0 $\Omega$ ) compared with circuit 2 (min. 6 k $\Omega$ ). Starting at frequencies of 200 kHz, high $R_{\rm hy}$ values effect in addition to the hysteresis also the oscillator phase. Practical applications, however, require little phase response to receive a clear evaluation. #### Application example for a proximity switch Coil data pot core B65939-A-X22 coil former B65940-A-M1 $Ø = 25 \, \text{mm} \times 8.9 \, \text{mm}$ $= 642 \mu H$ = 100 CuLS 30 x 0.05 Measuring plate 30 mm x 30 mm x 1 mm, Fe Circuitry $R_{\rm di} = 56$ to 200 k $\Omega$ , metal layer $R_{hy} = \infty$ circuit 2 $C_0 = 1500 \text{ pF, STYROFLEX}$ f = 162 kHz #### Switching distance versus ambient temperature ## **Proximity Switch** TCA 305 A; G TCA 355 B; G > DIP 14; SO-1~ DIP 8; SO-8 The devices TCA 305 and TCA 355 contain all the functions necessary to design inductive proximity switches. By approaching a standard metal plate to the coil, the resonant circuit is damped and the outputs are switched. #### Operation schematic: see TCA 205 The types TCA 305 and TCA 355 have been developed from the type TCA 205 and are outstanding for the following characteristics: - Lower open-loop current consumption; I<sub>s</sub> <1 mA</li> - Lower output saturation voltage - The temperature dependency of the switching distance is lower and the compensation of the resonant circuit TC (temperature coefficient) is more easily possible. - The sensitivity is greater, so that larger switching distances are possible and coils of inferior quality can be used. - The switching hysteresis remains constant as regards temperature, supply voltage and switching distance. - The TCA 305 even functions without external integrating capacitance. With an external capacitance (or with RC combination) good noise suppression can be achieved. - The outputs are temporarily short-circuit proof (approx. 10 s to 1 min depending on the package) - The outputs are disabled when $V_{\rm S}$ <approx. 4.5 V and they are enabled when the oscillator is working steadily (from $V_{\rm S\,min}=5$ V) - Higher switching frequencies can be obtained. - Miniature packages #### Logic functions | Oscillator | Outpu<br>Q | ts<br> Q | |----------------------|------------|-----------| | not damped<br>damped | ΞJ | LH | #### Pin configuration #### **TCA 305 A** #### TCA 355 B #### TCA 305 G #### TCA 355 G ## Block diagram <sup>1)</sup> TCA 305 only <sup>2)</sup> Connected internally in case of TCA 355 | Maximum ratings | | | · • | l | |------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------|-----------------------------------------------|----------------| | Supply voltage Output voltage Output current Distance, hysteresis resistance Capacitances Junction temperature Storage temperature range | | $egin{array}{l} V_{ m S} & V_{ m Q} & & & & & & & & & & & & & & & & & & $ | 35<br>35<br>50<br>0<br>5<br>125<br>—55 to 125 | > > A<br>G | | Thermal resistance (system-air) | TCA 305 A<br>TCA 305 G | R <sub>th SA</sub><br>R <sub>th SA</sub> | 85<br>140 | K/W<br>K/W | | Operating range | | | | | | Supply voltage Oscillator frequency Ambient temperature | . • | V <sub>S</sub><br>f <sub>OSC</sub><br>T <sub>A</sub> | 5 to 30<br>0.015 to 1.5<br>-25 to 85 | V<br>MHz<br>°C | | Characteristics<br>$V_S = 12 \text{ V}, T_A = -25 \text{ °C to } 85 \text{ °C}$ | | Test<br>conditions | Lower<br>limit B | typ | Upper<br>limit A | | |---------------------------------------------------------------------------------|-------------------|-----------------------------------------|------------------|------------|------------------|---------| | Open-loop current consumption<br>Reference voltage | $I_{S}$ $V_{ref}$ | outputs open $I_{\rm ref}$ < 10 $\mu$ A | | 0.6<br>3.2 | 1.0 | mA<br>V | | L output voltage | V <sub>Q</sub> L | $I_{\rm QL} = 5 \mathrm{mA}$ | | 0.04 | 0.15 | V | | per output | VQL | $I_{\rm QL} = 25 \mathrm{mA}$ | | 0.10 | 0.35 | V | | | VQL | $I_{\rm QL} = 50 \mathrm{mA}$ | | 0.22 | 0.75 | V | | H output current per output | $I_{QH}$ | $V_{QH} = 30 \text{ V}$ | | | 10 | μΑ | | Threshold at 3 | V <sub>S 3</sub> | | | 2.1 | | V | | Hysteresis at 3 | Vhy | | 0.4 | 0.5 | 0.6 | V | | Turn-on delay | t <sub>d on</sub> | T <sub>A</sub> = 25 °C | 25% | 600 | -25% | ms/μF | | Switching frequency w/o C <sub>1</sub> | fs | | | | 5 | kHz | | Maximum ratings | | | | | |-----------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------|----------------| | Supply voltage Output voltage Output current Distance, hysteresis resistance Junction temperature Storage temperature range | | Vs<br>Vo<br>I <sub>Q</sub><br>R <sub>di</sub> , R <sub>hy</sub><br>T <sub>j</sub><br>T <sub>stg</sub> | 35<br>35<br>50<br>0<br>125<br>-55 to 125 | V ν mA<br>Ω°°° | | , , | TCA 355 B<br>TCA 355 G | R <sub>th SA</sub><br>R <sub>th SA</sub> | 135<br>200 | K/W<br>K/W | | Operating range | | | | | | Supply voltage<br>Oscillator frequency<br>Ambient temperature | | Vs<br>fosc<br>T <sub>A</sub> | 5 to 30<br>0.015 to 1.5<br>-25 to 85 | V<br>MHz<br>°C | | Characteristics<br>$V_S = 12 \text{ V}; T_A = -25 \text{ to } 85 ^{\circ}\text{C}$ | | Test<br>conditions | Lower<br>limit B | typ | Upper<br>limit A | | |-----------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------|-----------------------------|-----------------------------|---------------------| | Open-loop current consumption L output voltage per output | Is<br>V <sub>QL</sub><br>V <sub>QL</sub> | outputs open $I_{\rm QL} = 5 \text{ mA}$ $I_{\rm QL} = 25 \text{ mA}$ $I_{\rm QL} = 50 \text{ mA}$ | | 0.6<br>0.04<br>0.10<br>0.22 | 1.0<br>0.15<br>0.35<br>0.75 | mA<br>V<br>V | | H output reverse current per output Threshold at 3 Hysteresis at 3 Switching frequency w/o C <sub>1</sub> | $I_{ m QH}$ $V_{ m S3}$ $V_{ m hy}$ $f_{ m s}$ | V <sub>QH</sub> = 30 V | 0.4 | 2.1<br>0.5 | 0.6 | μA<br>V<br>V<br>kHz | ## Schematic circuit diagrams #### Oscillator #### Turn-on delay for TCA 305 #### Integrating capacitor #### Outputs ## **Application circuits** Lo, Co Resonant circuit R<sub>hy</sub> Hysteresis adjustment R<sub>di</sub> Distance adjustment D Temperature compensation of the resonant circuit; possibly with series resistance for the purpose of adjustment. The diode is not absolutely necessary. Whether it is used or not depends on the temperature coefficient of the resonant circuit. $R_{ij}$ C, Integration element C<sub>d</sub> Delay capacitor Dimensioning examples in accordance with CENELEC Standard (flush) | | M 12 | M 18 | м 30 | |-----------------------------|------------------------------------|-------------------|--------------------------------------------| | Ferrite pot core | M33 (7.35x3.6) mm | N22 (14.4x7.5) mm | N22 (25 x 8.9) mm | | Number of turns | 100 | 80 | 100 | | Cross section of wire | 0.1 CuL | 20 x 0.05 | 10 x 0.1 | | $L_0$ | 206 μΗ | 268 μΗ | 585 μH | | C <sub>0</sub> (STYROFLEX®) | 1000 pF | 1.2 nF | 3.3 nF | | fosc | appr. 350 kHz | appr. 280 kHz | appr. 115 kHz | | Sn | 4 mm | 8 mm | 15 mm | | R <sub>A</sub> (Metal) | $8.2 \text{ k}\Omega + 330 \Omega$ | 33 kΩ | $22 \text{ k}\Omega + 2.7 \text{ k}\Omega$ | | C <sub>d</sub> | 100 nF | 100 nF | 100 nF | #### Note: At pin 3 (integrating capacitance) we recommend a capacitor of typ. 1 nF. To increase noise immunity this capacitor can be substituted by an RC circuit with, e.g., $R_{\rm I}=1~{\rm M}\Omega$ and $C_{\rm I}=10~{\rm nF}$ . DIP 4 Threshold switches featuring linear, supply voltage-dependent threshold values. Inductive loads may be switched at the output without protective diode. #### **Features** - TTL-compatible - High output current - Very high input impedance - Good stability due to hysteresis - Few external components #### Pin configurations #### TCA 345 A | Supply voltage | $v_{\rm s}$ | 10 | V | |-------------------------------------------|--------------------|---------------------|-----| | Output current | $I_{\mathbf{Q}}$ | 70 | mA | | Input voltage | $V_{i}$ | 0 to V <sub>S</sub> | V | | Inductance at the output | Lo | 500 | mH | | Storage temperature range | T <sub>stq</sub> | -55 to 125 | °C | | Junction temperature | $\tau_{\rm i}$ | 125 | °C | | Thermal resistance (system-air) TCA 345 A | R <sub>th SA</sub> | 140 | K/W | | TCA 345 W | Rth SA | 200 | K/W | ## Operating range | Supply voltage range | V <sub>S</sub> | 2 to 10 | V | |---------------------------|----------------|-----------|------| | Ambient temperature range | $T_{amb}$ | -25 to 85 | l °C | #### Characteristics | | min | ltvn | l max | | |--------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------| | | | 1,16 | l max | | | | | | | | | $I_{ m S~H}$ | 1 | 0.55 | 0.80 | mA | | $I_{S\;H}$ | | 1.35 | 2.00 | mA | | $I_{S L}$ | | 1.85 | 3.00 | mA | | | | 7.00 | 9.00 | mΑ | | | | 150 | 300 | mV | | 4.5 | | 1 | | | | $I_{OH}$ | | 1 | 30 | μΑ | | $V_1^{\cdots}$ | 0.63×Vs | 0.66 x V <sub>S</sub> | 0.69 x V <sub>S</sub> | v | | • | \ | | | 1 | | | | | 3.0 | % | | $\Delta V_{\rm r}$ | 6.0 | 10 | 15 | % | | | 6.0 | 20 | - | % | | | 6.0 | 20 | | % | | | | 10 | 30 | nA | | Ÿ | 11.0 | 1 | 15.0 | v | | = | 1 | | '' | | | | | 30 | | ppm/K | | | Ish Ish Ish Ish Val Ioh V1 AVI AVI IVI II | $I_{SH}$ $I_{SL}$ $I_{SL}$ $V_{QL}$ $I_{QH}$ $V_1$ $\Delta V_1$ I_1$ $\Delta I_2$ $\Delta I_3$ $\Delta I_4$ $\Delta I_5$ $\Delta I_5$ $\Delta I_6$ $\Delta I_7$ I$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | <sup>1)</sup> measured with increasing input voltage #### Circuit diagram #### **Test circuit** #### **Application circuits** Twilight switch (switches on light at nightfall) #### Triangle-square converter #### Clock generator ## Current consumption $I_{\rm SH}$ versus supply voltage ## Current consumption $I_{\mathrm{SL}}$ versus supply voltage ## Switching threshold Input voltage versus #### L output voltage versus output current TO-220 The TCA 365A is a power op amp in a plastic package which is similar to TO-220. At a maximum supply voltage of $\pm$ 21 V, the IC delivers a high output current of 3.5 A. The op amp is protected against thermal overload and short circuits. #### **Features** - High peak output current, up to 3.5 A - High supply voltage, up to 42 V - Thermal overload protection - Internal power limitation - DC voltage short-circuit proof to +V<sub>s</sub> and −V<sub>s</sub> #### **Applications** - Power comparator - Power Schmitt trigger - Speed control of dc motors #### Pin configuration Pin 3 is electrically connected to cooling fin. ## Maximum ratings | Supply voltage | $V_{\mathrm{S}}$ | ±21 | l v | |-----------------------------------------------------|------------------|-------------------|------| | Differential input voltage | V <sub>ID</sub> | ±V <sub>S</sub> | l V | | Supply current | $I_{\mathbf{S}}$ | 4.0 | A | | Ground current (min./max.) | $I_{GND}$ | -4.0 to +3.5 | A | | Output voltage | $V_{\mathbf{G}}$ | V <sub>S</sub> +1 | l v | | Peak output current | $I_{\mathbf{Q}}$ | 3.5 | A | | Junction temperature | T <sub>i</sub> | 150 | °C | | Storage temperature range | T <sub>sta</sub> | -50 to 150 | l °c | | Total power dissipation (at T <sub>C</sub> = 85 °C) | P <sub>tot</sub> | 13 | w | | Thermal resistance (system-case) | RthSC | 5 | k/w | ## Operating range | ±3 to ±20 | | |-----------|-----| | 25 to 85 | °C | | min 20 | dΒ | | | 100 | | Characteristics $V_S = \pm 15 \text{ V}; T_C = 25 ^{\circ}\text{C}$ | | Test<br>circuit | min | typ | max | | |---------------------------------------------------------------------|---------------------------------------|-----------------|---------|------------|-----|-------------| | | | Circuit | ****** | typ | max | ļ. <u>.</u> | | Open-loop supply | T | 1 | | 20 | 40 | | | current consumption Input offset voltage | $I_{S}$ | 1 | -10 | 20 | 10 | mA<br>mV | | Input offset current | V <sub>IO</sub> | 3 | -100 | | 100 | nA | | Input ouse; current | $I_{10}$ | 3 | -100 | 0.2 | 1 | | | Output voltage | $I_1$ | 3 | 1 | 0.2 | 1 | μΑ | | $R_i = 12 \Omega, i = 1 \text{ kHz}$ | V- | 4 | ±13.0 | 13.5 | | l v | | $R_L = 4 \Omega, f = 1 \text{ kHz}$ | $V_{\mathbf{Q}pp}$ $V_{\mathbf{Q}pp}$ | | ± 12.5 | 13.0 | | ľv | | input resistance | R <sub>I</sub> | 4 | 1 12.0 | 5 | | мΩ | | f = 1 kHz | ••• | 7 | ' | 3 | | 19102 | | Open-loop voltage gain | Gvo | 5 | 70 | 80 | | dB | | f = 100 Hz | -V0 | | ' " | , ,,, | | "" | | Common-mode input voltage range | $V_{1C}$ | 6 | +13/-15 | +13.5/15.1 | | V | | Common-mode rejection | k <sub>CMB</sub> | 6 | 70 | 80 | | d₿ | | Supply voltage rejection | k <sub>SVR</sub> | 7 | -70 | -80 | | dB | | Temperature coefficient of V <sub>IO</sub> | $\alpha_{VIO}$ | 2 | | 50 | | μV/K | | -25 ≤ T <sub>C</sub> ≤ 85 °C | *** | 1 | | ( | | <b>'</b> | | Temperature coefficient of $I_{ m IO}$ | $\alpha_{\text{IIO}}$ | 3 | | 0.4 | | nA/K | | -25 ≤ T <sub>C</sub> ≤ 85 °C | | • | | | | | | Slew rate of Vo for | | } | | | | | | non-inverting operation | SR | 8 | | 2 | | V/μs | | Slew rate of $V_{Q}$ for | | | | | | | | inverting operation | SR | 9 | | 2 | | V/μs | | Disturbance voltage | $V_d$ | 1 | | 2 | 5 | μV | | referred to input DIN 45405 | | | | | | | | Short-circuit current | | ļ | | | | | | (S1 closed) | $I_{SC}$ | 1 | | 0.75 | | Α | | (S2 closed) | $I_{SC}$ | 1 | | 0.75 | | Α | #### **Test circuits** Figure 1 Open-loop supply current consumption, disturbance voltage Figure 2 Input offset voltage, temperature coefficient of $V_{10}$ Figure 3 Input offset current; input current, temperature coefficient of $I_{ m IO}$ S1 open – S2 closed: $$I_{l-} = \frac{V_{Q}}{1 \text{ M}\Omega}$$ S2 open – S1 closed: $I_{l+} = \frac{V_{Q}}{1 \text{ M}\Omega}$ S1 open – S2 open: $$I_{10} = \frac{V_Q}{1 \text{ M}\Omega}$$ S1 closed - S2 closed: offset alignment Figure 4 Output voltage, input resistance S closed: to measure $V_{\rm Qpp}$ S open/closed: to measure $R_{\rm I}$ Figure 5 Open-loop voltage gain Figure 6 Common-mode voltage gain $G_{VC}$ Common-mode rejection $k_{CMR}$ (dB) = $G_{VO}$ (dB) - $G_{VC}$ (dB) Figure 7 Supply voltage rejection Figure 8 Slew rate for non-inverting operation Figure 9 Slew rate for inverting operation #### Safe operating area of output stage Output current versus collector emitter voltage $I_{\mathbf{Q}}$ # Maximum permissible power dissipation versus case temperature # Supply current versus supply voltage # Input current versus ambient temperature Open-loop voltage gain versus frequency # Phase response versus frequency $T_C = 25$ °C; $V_S = \pm 15$ V # Saturation voltage versus output current # Common-mode rejection versus case temperature **DIP 16** AM receiver circuit for LW, MW, and SW in battery and line operated radio receivers. It includes an RF prestage with AGC, a balanced mixer, separate oscillator, and an IF amplifier with AGC. Because of its internal stabilization, all characteristics are largely independent of the supply voltage. For use in high quality radio sets the TDA 4001 should be preferred to the TCA 440. #### **Features** - Separately controlled prestage - Multiplicative push-pull mixer with separate oscillator - High large signal capability from 4.5 V supply voltage on - 100 dB feedback control range in 5 stages - Direct connection for tuning meter - Few external components | Supply voltage<br>Storage temperature range<br>Junction temperature | V <sub>S</sub><br>T <sub>stg</sub><br>T <sub>i</sub> | 15<br>-40 to 125<br>150 | °C<br>°C | |---------------------------------------------------------------------|------------------------------------------------------|-------------------------|----------| | Thermal resistance (system-air) | R <sub>th SA</sub> | 120 | K/W | | Operating range | | | | | Supply voltage<br>Ambient temperature | V <sub>S</sub><br>T <sub>A</sub> | 4.5 to 15<br>-15 to 80 | V<br>°C | | ^_ | ara | -4- | -1- | | | |-----|-----|-----|-----|---|-----| | ч.п | ж | CIE | | ш | -55 | | $V_{\rm S} = 9 \text{ V}; T_{\rm A} = 2$ | 25°C; f <sub>iRF</sub> = 600 k | $kHz; f_{mod} = 1 kHz$ | |------------------------------------------|--------------------------------|------------------------| |------------------------------------------|--------------------------------|------------------------| | Total current consumption RF level deviation for $m = 80\%$ | $\Delta V_{AF} = 6 \text{ dB}$<br>$\Delta V_{AF} = 10 \text{ dB}$ | I <sub>S</sub><br>ΔG <sub>RF</sub><br>ΔG <sub>RF</sub> | 10.5<br>65<br>80 | mA<br>dB<br>dB | |-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------|----------------| | AF output voltage for $V_{\rm IRF}$ (symm. measured at 1-2) | | | | | | for $m = 80\%$ | $V_{IRF} = 20 \mu V$<br>$V_{IRF} = 1 \text{ mV}$<br>$V_{IRF} = 500 \text{ mV}$ | V <sub>AFIMS</sub><br>V <sub>AFIMS</sub><br>V <sub>AFIMS</sub> | 140<br>260<br>350 | mV<br>mV<br>mV | | for $m = 30\%$ | $V_{\rm IRF} = 20 \mu \text{V}$<br>$V_{\rm IRF} = 1 \text{mV}$<br>$V_{\rm IRF} = 500 \text{mV}$ | V <sub>AFrms</sub><br>V <sub>AFrms</sub><br>V <sub>AFrms</sub> | 50<br>100<br>130 | mV<br>mV<br>mV | | | MHz, $m = 30\%/0\%$ , $R_G = 540$ Ω) | | | | | at signal-to-noise ratio $\frac{S}{I}$ (in acc. with DIN 45405) | $\frac{+N}{N} = 6 \text{ dB}$ | $V_{\rm IRF}$ | <br> <br> | <br> μV<br> | | <u>s</u> - | $\frac{+N}{V} = 26 dB$ | $V_{\rm tRF}$ | 7 | μV | | <u>s - </u> | $\frac{+N}{V} = 58 \text{ dB}$ | $V_{\rm IRF}$ | 1 | mV | # RF stage | Input frequency range Output frequency $f_{\rm IF} = f_{\rm OSC} - f_{\rm IRF}$ Control range Input voltage (for 600 kHz, $m = 80\%$ ) for overdrive (THD <sub>AF</sub> = $10\%$ ). | f <sub>iRF</sub> | 0 to 50 | MHz | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-------| | | f <sub>iF</sub> | 460 | kHz | | | ⊿ G <sub>V</sub> | 38 | dB | | symmetrically measured at pins 1 and 2 (mean carrier value) IF suppression between 1–2 and 15 RF input impedance a) unsymmetrical coupling | V <sub>IREPO</sub> | 2.6 | V | | | V <sub>IREMS</sub> | 0.5 | V | | | a <sub>IE</sub> | 20 | dB | | at G <sub>REmax</sub> at G <sub>REmin</sub> b) symmetrical coupling | <b>Z</b> <sub>1</sub> | 2/5 | kΩ/pF | | | <b>Z</b> <sub>1</sub> | 2.2/1.5 | kΩ/pF | | at G <sub>RFmax</sub> at G <sub>RFmin</sub> Mixer output impedance (pins 15 or 16) | Z, | 4.5 | kΩ/pF | | | Z, | 4.5/1.5 | kΩ/pF | | | Z <sub>q</sub> | 250/4.5 | kΩ/pF | | Input frequency range | $f_{\rm ilF}$ | 0 to 2 | MHz | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------|----------------| | Control range at 460 kHz | 4G <sub>V</sub> | 62 | ďΒ | | Input voltage (mean carrier value) at $G_{\rm min}$ for overdrive ( $THD_{\rm AF}=10\%$ ), measured at pin 12 (60 $\Omega$ to ground, $f_{\rm rif}=460$ kHz, $m=80\%$ ; $f_{\rm mod}=1$ kHz) | V <sub>IFrms</sub> | 200 | mV | | AF output voltage for $V_{\rm iF}$ at 60 $\Omega$ (pin 12) $V_{\rm iF} = 30~\mu{\rm V}, m = 80\%$ ; $t_{\rm mod} = 1~{\rm kHz}$ $V_{\rm iF} = 3~{\rm mV}, m = 80\%$ ; $t_{\rm mod} = 1~{\rm kHz}$ $V_{\rm iF} = 3~{\rm mV}, m = 30\%$ ; $t_{\rm mod} = 1~{\rm kHz}$ $V_{\rm iF} = 3~{\rm mV}, m = 30\%$ ; $t_{\rm mod} = 1~{\rm kHz}$ $V_{\rm iF} = 200~\mu{\rm V}$ ; $m = 30\%$ , $t_{\rm iF} = 455~{\rm kHz}$ ; $t_{\rm qAF} = 1~{\rm kHz}$ | V <sub>7 AF</sub> rms<br>V <sub>7</sub> AF rms<br>V <sub>7</sub> AF rms<br>V <sub>7</sub> AF rms | 50<br>200<br>70<br>35 to 60 | mV<br>mV<br>mV | | IF input impedance (unsymm. coupling) | $Z_{i}$ | 3/3 | kΩ/pF | | IF output impedance | $Z_{q7}$ | 200/8 | kΩ/pF | # **Tuning meter** Recommended instruments: 500 $\mu$ A ( $R_i$ = 800 k $\Omega$ ) or 300 $\mu$ A ( $R_i$ = 1.5 k $\Omega$ ) The IC offers a tuning meter voltage of 600 mV $_{\text{EMF}}$ max, with a source impedance of approx, 400 $\Omega.$ ## Measurement circuit for output voltage Circuit diagram # **Block diagram** ## Prestage control TCA 440 The input ist not power matched and can be driven with a higher resistance. The selected $V_i$ ensures a constant $V_{15}$ (50 mV peak-to-peak). #### IF control The selected $V_{\rm IF}$ (469 kHz; m=80%; $f_{\rm mod}=1$ kHz) ensures a constant $V_{\rm AF}$ (200 mV, rms). #### AF output voltage versus RF input voltage #### **Example for medium wave applications** AF output voltage versus output frequency Total harmonic distortion versus modulation frequency Passband characteristic versus input frequency, measured from input to output of the circuit #### Total harmonic distortion versus detuning (parameter: RF input voltage) # AF output voltage and noise figure versus RF input voltage switching position ① # Signal-to-noise ratio versus RF input voltage switching position ② # Signal-to-noise ratio versus RF input voltage (parameter is generator impedance) # Application example for MW Prestage control is derived from IF control $\begin{array}{cccc} L_2 & 7 \ turns & 0.10 \ Cu \ L \\ L_3 & 80 \ turns \ 12 \times 0.04 \ Cu \ LS \\ L_4 & 35 \ turns \ 12 \times 0.04 \ Cu \ LS \\ L_5 & 15 \ turns & 0.10 \ Cu \ L \\ L_8 & 20 \ turns \ 12 \times 0.04 \ Cu \ LS \\ L_{10} & 22 \ turns \ 12 \times 0.04 \ Cu \ LS \\ L_{11} & 400 \ turns & 0.04 \ Cu \ L \end{array}$ ## Test figures for application example for MW Total harmonic distortion and AF output voltage versus RF input voltage measured symmetrically at pins 1 and 2 $f_{\rm i}=1$ MHz, $f_{\rm mod}=1$ kHz, $f_{\rm iF}=455$ kHz, $V_{\rm S}=9$ V # Application example for MW using BB 113 varicap diodes $L_3$ - $L_{11}$ With Coil Assembly Vogt D41-2519 $V_{lon} = 8.5 \text{ V} - \frac{1}{2} f_1 = 800 \text{ kHz}$ V<sub>tun</sub> = 30 V --- f = 1620 kHz 20 turns 12x0.04 Cu LS L<sub>9</sub> 50 turns 12x0.04 Cu LS L<sub>10</sub> 22 turns 12x0.04 Cu LS L<sub>11</sub> 400 turns 0.06 Çu L #### Conversion transconductance versus oscillator voltage ## Measured values for application example for MW using diode BB 113 #### AF output voltage and total harmonic distortion versus RF input voltage $f_i = 1 \text{ MHz}; f_{mod} = 1 \text{ kHz}; f_{iF} = 455 \text{ kHz}$ $V_{\rm S} = 9 \text{ V}$ ; $V_{\rm iRF}$ symmetrically measured at pins 1 and 2 #### Tuning meter voltage versus IF control voltage (parameter: impedance of tuning meter) #### Example for moving coil instruments | Ri | Full-service deflection | |--------|-------------------------| | 1.5 kΩ | 100 μΑ | | 1.5 kΩ | 170 μΑ | | 2 kΩ | 200 μΑ | | 350 Ω | 500 μΑ | **DIP 16** This phase control IC is intended to control thyristors, triacs, and transistors. The trigger pulses can be shifted within a phase angle between 0° and 180°. Typical applications include converter circuits, AC controllers and three-phase current controllers. This IC replaces the previous types TCA 780 and TCA 780 D #### **Features** - Reliable recognition of zero passage - Large application scope - May be used as zero point switch - LSL compatible - Three-phase operation possible (3 ICs) - Output current 250 mA - Large ramp current range - Large temperature range #### Pin configuration top view | , | | | | | | | | | |---|----------------|----|----------|----|------------------|---------------|-----------------|----| | | V <sub>S</sub> | Q2 | Q1 | Ĺ | $C_{12}$ | $V_{11}$ | C <sub>10</sub> | R, | | | 16 | 15 | 14 | 13 | 12 | 11_ | 10 | 9 | | ٦ | | | | 11 | | | | | | L | | | | | | | | | | ۲ | | | | | | | | | | | | | | | | | | | | | 1 | 2 | <u> </u> | 4 | 5 | <del></del> 6 | Ţ | | | | 0 <sub>s</sub> | | | | V <sub>SYN</sub> | | ٩z | | | | | | | | | | | | | Pin No. | Symbol | Function | |---------|-----------------------------|---------------------| | 1 | 08 | Ground | | 2 | $\frac{0_{\rm S}}{\rm Q}$ 2 | Output 2 inverted | | 3 | QU | Output U | | 4 | Q1 | Output 1 inverted | | 5 | V <sub>SYNC</sub> | Synchronous voltage | | 6 | I | Inhibit | | 7 | QZ | Output Z | | 8 | V <sub>stab</sub> | Reference voltage | | 9 | R <sub>9</sub> | Ramp resistance | | 10 | C <sub>10</sub> | Ramp capacitance | | 11 | V <sub>11</sub> | Control voltage | | 12 | C <sub>12</sub> | Pulse extension | | 13 | L - | Long pulse | | 14 | Q1 | Output 1 | | 15 | Q2 | Output 2 | | 16 | V <sub>S</sub> | Supply voltage | #### **Functional description** The synchronization signal is obtained via a high-ohmic resistance from the line voltage (voltage $V_5$ ). A zero voltage detector evaluates the zero passages and transfers them to the synchronization register. This synchronization register controls a ramp generator the capacitor $C_{10}$ of which is charged by a constant current (determined by $R_9$ ). If the ramp voltage $V_{10}$ exceeds the control voltage $V_{11}$ (triggering angle $\varphi$ ), a signal is processed to the logic. Dependent on the magnitude of the control voltage $V_{11}$ , the triggering angle $\varphi$ can be shifted within a phase angle of 0° to 180°. For every half wave, a positive pulse of approx. 30 $\mu s$ duration appears at the outputs Q1 and Q2. The pulse duration can be prolonged up to 180° via a capacitor $C_{12}$ . If pin 12 is connected to ground, pulses with a duration between $\varphi$ and 180° will result. Outputs $\overline{Q}1$ and $\overline{Q}2$ supply the inverse signals of Q1 and Q2. A signal of $\varphi$ +180 ° which can be used for controlling an external logic, is available at pin 3. A signal which corresponds to the NOR link of Q1 and Q2 is available at output QZ (pin 7). The inhibit input can be used to disable outputs Q1, Q2, $\overline{Q}$ 1, $\overline{Q}$ 2, QU. Pin 13 can be used to extend the outputs $\overline{Q}1$ and $\overline{Q}2$ to full pulse length (180° - $\varphi$ ). # Pulse diagram | Maximum ratings | | Lower<br>limit B | Upper<br>limit A | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------| | Supply voltage Output current at pin 14, 15 Inhibit voltage Control voltage Voltage short-pulse circuit Synchronization input current Output voltage at pin 14, 15 Output current at pin 2, 3, 4, 7 Output voltage at pin 2, 3, 4, 7 Junction temperature Storage temperature | Vs I <sub>Q</sub> V6 V111 V13 I5 VQ I <sub>Q</sub> V <sub>Q</sub> T <sub>j</sub> T <sub>stg</sub> | -0.5<br>-10<br>-0.5<br>-0.5<br>-0.5<br>-200 | 18<br>400<br>V <sub>S</sub><br>V <sub>S</sub><br>± 200<br>V <sub>S</sub><br>10<br>V <sub>S</sub><br>125 | V<br>MA<br>V<br>V<br>V<br>MA<br>V<br>C<br>C | | Thermal resistance (system-air) | R <sub>th SA</sub> | { | 80 | K/W | | Operating range | | | | | | Supply voltage Operating frequency Ambient temperature range | V <sub>S</sub><br>f<br>T <sub>amb</sub> | 8<br>10<br>-25 | 18<br> 500<br> 85 | V<br>Hz<br>°C | | Characteristics | | Test | ļ | f = 50 Hz | 1 | | |----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------|------------------|-----------------------------|-----------------------------------------|---------------------| | $8 \le V_8 \le 18 \text{ V}; -25 \text{ °C} \le T_{amb} \le 85 \text{ °C}; f = 50 \text{ Hz}$ | | circuit<br>No. | Lower<br>limit B | $V_S = 15 \text{ V}$<br>typ | Upper<br>limit A | | | Supply current consumption S 1S 6 open $V_{11}=0$ V $C_{10}=47$ nF; $R_9=100$ k $\Omega$ | $I_{\mathbb{S}}$ | 1 | 4.5 | 6.5 | 10 | mA | | Synchronization pin 5<br>Input current | $I_{5\mathrm{rms}}$ | 1 | 30 | | 200 | μΑ | | R <sub>2</sub> varied<br>Offset voltage | $\Delta V_5$ | 4 | | 30 | 75 | mV | | Control input pin 11 | ., | | 100 | | | | | Control voltage range<br>Input resistance | V <sub>11</sub><br>R <sub>11</sub> | 5 | 0.2 | 15 | V <sub>10 peak</sub> | V<br>kΩ | | Ramp generator<br>Load current<br>Max. ramp voltage<br>Saturation volt. at capacitor<br>Ramp resistance | I <sub>10</sub><br>V <sub>10</sub><br>V <sub>10</sub><br>R <sub>9</sub> | 1 1.6 | 100<br>3 | 225 | 1000<br>V <sub>S</sub> -2<br>350<br>300 | μΑ<br>V<br>mV<br>kΩ | | Sawtooth return time Inhibit pin 6 switch-over of pin 7 | t <sub>f</sub> . | 1 | 1 | 80 | 1 | μs | | Outputs disabled Outputs enabled Signal transition time Input current V <sub>6</sub> = 8 V | $V_{6 extsf{h}} \ V_{6 extsf{h}} \ t_{ extsf{r}} \ I_{6 extsf{h}}$ | 1 1 1 1 1 | 4 | 3.3<br>3.3<br>500 | 2.5<br>5<br>800 | V<br>V<br>μs<br>μA | | Input current $V_6 = 1.7 \text{ V}$ | $-I_{6 L}$ | 1 | 80 | 150 | 200 | μΑ | | Deviation of $I_{10}$<br>$R_9 = \text{const.}$<br>$V_S = 12 \text{ V; } C_{10} = 47 \text{ nF}$ | I <sub>10</sub> | 1 | -5 | | 5 | % | | Deviation of $I_{10}$<br>$R_9 = \text{const.}$<br>$V_S = 8 \text{ to } 18 \text{ V}$<br>Deviation of the ramp voltage<br>between 2 following | $I_{10}$ | 1 | -20 | | 20 | % | | half-waves, $V_S = \text{const.}$ | ∆V <sub>10 max</sub> | | | ± 1 | | % | ~== | Characteristics $8 \le V_S \le 18 \text{ V}; -25 \text{ °C} \le T_{amb} \le 85 \text{ °C};$ | f = 50 Hz | Test<br>circuit<br>No. | Lower<br>limit B | f = 50 Hz<br>V <sub>S</sub> = 15 V<br>typ | Upper<br>limit A | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------|--------------------------|-------------------------------------------|----------------------------|--------------| | Long pulse switch-over pin 13 | | | | | | | | switch-over of S 8<br>Short pulse at output<br>Long pulse at output<br>Input current<br>$V_{13} = 8 \text{ V}$<br>Input current<br>$V_{13} = 1.7 \text{ V}$ | V <sub>13 Н</sub><br>V <sub>13 L</sub><br>I <sub>13 Н</sub> | 1 1 1 | 3.5 | 2.5<br>2.5 | 2 | V<br>V<br>μΑ | | | -I <sub>13L</sub> | 1 | 45 | 65 | 100 | μΑ | | Outputs pin 2, 3, 4, 7<br>Reverse current | $I_{CE0}$ | 2.6 | Ì | | 10 | μΑ | | $V_{\rm Q} = V_{\rm S}$<br>Saturation voltage<br>$I_{\rm Q} = 2$ mA | $V_{\rm sat}$ | 2.6 | 0.1 | 0.4 | 2 | v | | Outputs pin 14, 15<br>H output voltage | V <sub>14/15 H</sub> | 3.6 | <i>V</i> <sub>S</sub> −3 | V <sub>S</sub> -2.5 | <i>V</i> <sub>S</sub> −1.0 | V | | $-I_{\rm Q} = 250$ mA<br>L output voltage<br>$I_{\rm Q} = 2$ mA | V <sub>14/15 L</sub> | 2.6 | 0.3 | 0.8 | 2 . | ν | | Pulse width (short pulse)<br>S 9 open | $t_{\mathbf{p}}$ | 1 | 20 | 30 | 40 | μs | | Pulse width (short pulse) with C <sub>12</sub> | t <sub>p</sub> | 1 | 530 | 620 | 760 | μs/nF | | Internal voltage control<br>Reference voltage<br>Parallel connection of<br>10 ICs possible | V <sub>ref</sub> | 1 | 2.8 | 3.1 | 3.4 | <b>v</b> | | TC of reference voltage | $\alpha_{\text{ref}}$ | 1 | } | 2 x 10-4 | 5 x 10 <sup>-4</sup> | 1/K | # Application hints for external components | Down conseitence | min | max | | |------------------|-----------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Ramp capacitance | C <sub>10</sub> 500 pF | 1 μF <sup>1)</sup> | The minimum and maximum values of $I_{10}$ are | | Triggering point | $t_{\text{Tr}} = \frac{V_{11} \times R_9 \times C_{10}}{V_{\text{ref}} \times K}$ | 2) | to be observed | | Charging current | $I_{10} = \frac{V_{\text{ref}} \times K}{R_0}$ | 2) | Ramp voltage $V_{10 \text{ max}} = V_{\text{S}} - 2 \text{ V}$ $V_{10} = \frac{V_{\text{ref}} \times K \times t}{R_{\text{g}} \times C_{10}}$ 2) | <sup>1)</sup> Attenuation to flyback times <sup>2)</sup> K = 1.10 ± 20% # Pulse extension versus temperature ## Output voltage measured to $+V_S$ ## Supply current versus supply voltage ## Test and measurement circuits #### Measurement circuit 2 The residual pins are connected as in measurement circuit 1 #### Measurement circuit 3 The residual pins are connected as in measurement circuit 1 ## Measurement circuit 4 Residual pins are connected as in measurement circuit 1. The 10 $\mu F$ capacitor at pin 5 serves only for test purposes ## Measurement circuit 5 #### Measurement circuit 6 Inhibit 6 Long pulse 13 Pulse extension 12 # Reference voltage 8 #### Additional circuit description #### Application examples Triac control for up to 50 mA gate trigger current A phase control with a diretly controlled triac is shown in the figure. The triggering angle of the triac can be adjusted continuously between 0° and 180° with the aid of an external potentiometer. During the positive half wave of the line voltage, the triac receives a positive gate pulse from the IC output pin 15. During the negative half wave, it receives also a positive trigger pulse from pin 14. Trigger pulse width is approx. 100 μs. # Fully controlled AC power controller Circuit for two high-power thyristors Shown is the possibility to trigger two antiparalleled thyristors with one IC TCA 785. The trigger pulses can be shifted continuously within a phase angle between 0° and 180° by means of a potentiometer. During the negative line half wave the trigger pulse of pin 14 is fed to the relevant thyristor via a trigger pulse transformer. During the positive line half wave, the gate of the second thyristor is triggered by a trigger pulse transformer at pin 15. **DIP 16** The TCA 955 is suited for the speed control of dc motors. The principle corresponds to a clocked control. Outstanding features are its high control accuracy, its large supply voltage range, and the possible current saving. Additionally, the IC features a battery voltage indicator. # Typical applications Speed control in - tape recorders - cassette recorders - record players - movie cameras - control system drivers # Maximum ratings | Supply voltage | $v_{ m s}$ | 16 | V | |---------------------------------|---------------------|------------|------| | Supply voltage | _ | | | | (pin 11 and pin 15 connected) | $v_{s}$ | 6 | V | | Output current pin 16 | $I_{\Omega}$ | 200 | mA | | Output current pin 12 | $I_{ m QLED}$ | 15 | mA | | (LED output) | -, | | | | Power dissipation, LED output | $P_{O,LED}$ | 150 | mW | | Junction temperature | $T_{\mathbf{i}}$ | 125 | j °C | | Storage temperature range | $ au_{ extsf{stg}}$ | -55 to 125 | °C | | Thermal resistance (system-air) | R <sub>in SA</sub> | 85 | K/W | # Operating range | With internal short-circuit stabilization | $v_{\rm s}$ | 2 to 6 | V | |-----------------------------------------------------------|-------------|-------------|----| | (pin 11 and pin 15 connected) With internal stabilization | $v_{\rm s}$ | 4.8 to 16.0 | V | | (V <sub>S</sub> to pin 15) Ambient temperature range | $T_{amb}$ | -25 to 85 | °C | | Characteristics | | min | typ | max | | |-------------------------------------------------------------------------------------|----------------------|-----------------------------------|-------------------------------------|-------------------------------------|-----| | $T_{\rm amb} = 25 {\rm ^{o}C}; V_{\rm S} = 2.2 {\rm V} \text{ to } 16.0 {\rm V}$ | | | | | | | Controller | | | | | | | Current consumption $V_S = 4.8 \text{ V}$ | $I_{\mathtt{S}}$ | | 8.3 | 12.0 | mA | | $V_{\rm S} = 16 {\rm V}$ | $ar{I_{\mathbb{S}}}$ | | 15.5 | 24.0 | mΑ | | Stabilized voltage | $V_{ m stab}$ | 2.75 | 3.00 | 3.30 | 1 V | | $V_{\rm S} = 4.8 \text{ V to } 16 \text{ V}$ | | | | | | | Input threshold (pin 3) | | | | | | | to ground | $V_1$ | $0.46 \times V_{11}$ | 0.485 x V <sub>11</sub> | 0.51 x V <sub>11</sub> | V | | Hysteresis of input threshold | $\Delta V_1$ | | 0.015 x V <sub>11</sub> | $0.03 \times V_{11}$ | ٧ | | Offset voltage (pin 3 to pin 2) | $V_{\rm offset}$ | | 11 | 20 | mV | | Input current (pin 3) | $I_{I}$ | | | 1 | μΑ | | Output transistor saturation voltage | | | | | ' | | $I_{Q} = 50 \mathrm{mA}$ | V <sub>Q sat</sub> | | 0.84 | 1.00 | V | | $I_{\rm Q} = 100 \text{mA}$ | V <sub>Q sat</sub> | | 0.92 | 1.25 | V | | Output transistor cutoff current | $I_{\text{Q H}}$ | | | 30 | μA | | Duty cycle - control range <sup>1)</sup> | v | 0 | | 1 | | | - · · · · · · · · · · · · · · · · · · · | | 12,55 | 14,85 | 17,64 | | | Rated rpm <sup>2)</sup> | n | - B C | - n.D.C | | rpm | | | | p ⋅R <sub>1</sub> ⋅C <sub>2</sub> | p · R <sub>1</sub> · C <sub>2</sub> | p · R <sub>1</sub> · C <sub>2</sub> | | | Error in rpm with | | | ĺ | | | | duty cycle contri <sup>3)</sup> from 0 to 1 | | | | 0,224 | % | | aai, 0,0.0 00.1 | | I | 1 | N·n·C <sub>n</sub> | 1 | # Switching oscillator | Frequency | f | $\left \frac{1}{0.4 \cdot R_2 \cdot C_4} \right $ | Hz | |----------------------------------------------------------|----------------|----------------------------------------------------|----| | Average voltage pin 10<br>Voltage pin 11<br>peak to peak | Voosc<br>Voosc | 0.48 x V <sub>11</sub><br>0.18 x V <sub>11</sub> | V | <sup>2)</sup> p = number of pole pairs of the tachometer generator. <sup>3)</sup> in applications without switching oscillator. | Battery voltage indicator | | min | typ | max | | |---------------------------------------------|---------------------------------------|-----|-----|----------------------------------|---------| | Threshold voltage | V <sub>Lon</sub><br>V <sub>Loff</sub> | 1.0 | | 1.5 | V<br>V | | Hysteresis<br>Input current | V <sub>hy</sub> | | 220 | 0.2 | mV | | Saturation voltage LED output <sup>1)</sup> | V <sub>QLED</sub> | | | $0.2 - 0.5 + 500 \times I_{LED}$ | μA<br>V | # Formulae: $$n = \frac{14,85}{p \cdot R_1 \cdot C_2} \quad [rpm]$$ [Hz] in operation without switching oscillator. Reference value $$V_{\text{ref}} = 0.44 \times V_{11}$$ [V] $V_{\text{F}} = 0.87 \times V_{\text{ref}}$ [V] Precharging voltage at C<sub>3</sub> (pin 6 and pin 7 connected) <sup>1)</sup> A protective resistor of 500 $\Omega$ $\pm$ 20% is integrated inside the IC. #### Block diagram for speed control with TCA 955 #### **Dimensioning notes** - 1. The internal voltage stabilization offers the following advantages: - operation with highly varying supply voltage, - wide range of supply voltage. - In order to receive pulses with a steady duty cycle at the output, symmetrical pulses must be applied to the input. - It is recommended to use multipole tachometer generators as this improves the accuracy of control and possibly the power consumption. - The power consumption can considerably be reduced by means of the switching frequency oscillator at low electric motor time constants. - 5. Higher accuracy can be obtained by using a second-order filter instead of C<sub>3</sub>. - When using rapidly starting motors, the precharge circuitry reduces overshoots. Saturation voltage of output transistor Output voltage versus output current Rpm versus ambient temperature $V_{\rm S} = 12 \, \rm V; R_1 \, x \, C_2 = 100 \, \mu s$ Current consumption # Rpm versus supply voltage **DIP 14** The TCA 965 window discriminator is particularly suited for control systems as follow-up and adjusting control device with dead space. It can also be used in measuring systems for the selection of elements whose dc values should remain within tolerated deviations from required values. # Pin configuration | Maximum | ratings | |---------|---------| |---------|---------| | Supply voltage | V <sub>s</sub> | 27 | v | |----------------------------------------------------|--------------------|------------|------| | Input voltage difference between inputs 6, 7 and 8 | $V_{\mathbf{i}}$ | 15 | V | | Input voltage (pin 9) | $V_{\rm f}$ | 30 | l V | | Output current (pin 2, 3, 13, 14) | $I_{\circ}$ | 50 | mA | | Stabilized voltage | | | | | output current (pin 10) | $I_{\mathbf{Q}}$ | 10 | mA | | Junction temperature | $T_i$ | 125 | ∫°C | | Storage temperature range | $T_{\rm stg}$ | -55 to 125 | \ °C | | | | | | | Thermal resistane (system-air) | R <sub>th SA</sub> | 80 | K/W | # Operating range | Supply voltage range | V <sub>S</sub> | 4.75 to 27 | ٧ | |---------------------------|----------------|------------|----| | Ambient temperature range | $T_{amb}$ | -25 to 85 | °C | #### Characteristics | Cildiacteristics | | 1 | 1 | 1 | 1 | 1 | |---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------|------------|------------------------|-----------------------|------------------------| | $V_{\rm S} = 10 \text{ V}; T_{\rm amb} = 25 ^{\circ}\text{C}$ | | Test conditions | min | typ | max | | | Current consumption<br>Input current (pin 6, 7, 8)<br>Input current (pin 9)<br>Input offset voltage<br>(pin 6/8, pin 7/8) | Is<br>I <sub>I</sub><br>-I <sub>I</sub><br>V <sub>IO</sub> | $V_2, V_{13} = V_{QH}$ | -20 | 5<br>20<br>400<br>± 10 | 7<br>50<br>3000<br>20 | mA<br>nA<br>nA<br>mV | | Input voltage range (pin 6, 7, 8) | $V_{\rm I}$ | $\Delta V_{\rm J} < 13 \rm V$ | 1.5 | | V <sub>S</sub> -1.0 | v | | Input voltage range (pin 9) | $V_1$ | | 50 | | <u>V<sub>8</sub></u> | mV | | | V <sub>8</sub> V <sub>9</sub> )<br>+V <sub>9</sub> )V <sub>7</sub> | | | | 13<br>13 | v<br>v | | Reference voltage<br>Stabilized voltage<br>Temperature coefficient of | v <sub>5</sub><br>v <sub>10</sub> | $I_{\text{ref}} = 0$ $V_{\text{S}} > 7.9 \text{ V}$ | 2.8<br>5.5 | 3.0 | 3.2<br>6.5 | V<br>V | | reference voltage | α V <sub>5</sub> | | | 0.5 | | mV/K | | Sensitivity of reference voltage to supply voltage variations Output reverse current L output voltage | $ rac{arDeltaV_5}{arDeltaV_8}$ $I_{ m QH}$ $V_{ m QL}$ | $I_Q = 10 \text{ mA}$<br>$I_Q \approx 40 \text{ mA}$ | | 3 | 10<br>200<br>800 | mV/V<br>μΑ<br>mV<br>mV | | Hysteresis (window edges)<br>Inhibit threshold <sup>1)</sup><br>Inhibit current | $V_{ m hy} \ V_{4,12} \ I_{4,12}$ | | 18 | 22<br>1.5<br>100 | 35 | mV<br>V<br>μA | <sup>1)</sup> Inhibition occurs if pin 4 and 12 are grounded. # **Block diagram** # Schematic circuit diagrams # Inputs Pin 6, 7, 8 Pin 4, 12 Pin 2, 3, 13, 14 The window discriminator analyzes the input voltage with reference to two limits that are input as voltages. The window, within which the circuit reacts "well" can be input either by an upper $(V_6)$ and a lower limit $(V_7)$ , or by the window center $(V_8)$ and depending upon that, by a voltage $\Delta V$ , $(V_9)$ , which corresponds to half window width and is available to ground. A Schmitt trigger characteristic with a small hysteresis is effective at the switching points. Four output signals are available having the following meanings: input signal inside, outside the window (good, bad), too high, too low. All outputs have open collectors that can carry up to 50 mA for the control of small relays, lamps, LEDs. All the usual logic families can be driven directly requiring only few external components. Additionally, the IC contains a reference voltage source with adjustable amplifier ( $V_{\rm ref}$ ) for the generation of various reference voltages ( $V_{\rm stab}$ ) for the inputs. The reference voltage source is, to a large extent, independent of temperature and supply voltage. For stabilization purposes, it requires a capacitor of up to 10 $\mu$ F (electrolytic capacitor) to ground at pin 10. #### Truth table (for block diagram in connection with application circuit I and II). | | $V_{\mathrm{I}}$ | |------------------------------------------------------------------------|--------------------------------------------------| | Application circuit I $V_1 = V_8$ | Application circuit II $V_{\rm I} = V_{\rm 6/7}$ | | $V_8 < (V_7 - V_9)$ | $V_{6/7} > (V_8 + V_9)$ | | $V_8 > (V_6 + V_9)$ | $V_{6/7} < (V_8 - V_9)$ | | $(V_6+V_9)>V_8>(V_7-V_9)$ | $(V_8+V_9)>V_{6/7}>(V_8-V_9)$ | | $V_6 + V_9$ -upper window edge | V <sub>8</sub> window center | | $V_7 - V_9 \text{lower}$<br>window edge<br>$(V_6 + V_9) - (V_7 - V_9)$ | V <sub>9</sub> half window width<br>(to ground) | | windowwidth | | | Outputs | | | | | | | |--------------------------------|-----------------------------|------|--------|--|--|--| | pin | | | | | | | | 2 | 14 | 13 | 3 | | | | | L(H) | H(H) | H(L) | L(H)11 | | | | | H(H) | L(H) | H(L) | L(H)2) | | | | | Н | Н | L | Н | | | | | 1 | Values in brackets refer to | | | | | | | external inhibition via pin 4 | | | | | | | | and pin 12 | | | | | | | | 1) inhibition pin 4 to ground | | | | | | | | 2) inhibition pin 12 to ground | | | | | | | # Application circuit I Outputs: pin 2 »below« pin 3 »outside« pin 13 »inside« pin 14 »above« # Application circuit II Outputs: pin 2 »above« pin 3 »outside« pin 3 »outside« pin 13 »inside« pin 14 »below« Window center V<sub>8</sub>: window center V<sub>9</sub>: ± half window width V<sub>I</sub>: pin 6 and pin 7 connected Outputs pin 2 and pin 14 can be inhibited externally and are then H. #### Examples of circuit-board design for application circuits I and II The inputs of the TCA 965 window discriminator have a Schmitt-trigger characteristic. With an input voltage that crosses the switching threshold very slowly there is nevertheless a risk of the output concerned going into oscillation before it clearly assumes the new switching state. The following circuit boards were designed specially to allow for this factor and offer a maximum possible safeguard against oscillations. The causes of the undesired response are as follows: - Feedback effect of the switched load on the window-edge voltage through loading or unloading of the supply voltage. - Hum voltages that are superimposed on the input signal or the window-edge voltages derived from the supply voltage. - Unfavorable routing of the tracks on the circuit board with the voltage dividers for the window edges connected to a point of the grounding that alters in potential as a result of load variations. Pin 1 of the TCA 965 can take a load current of 2 x 50 mA to ground. #### Remedies for 1 | Boundary conditions for non-oscillating operation | | | | |----------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--| | Application circuit I $V_6 = k \cdot V_S, V_7 = k' \cdot V_S$ | Application circuit II $V_8 = k \cdot V_S, V_9 = k' \cdot V_S$ | | | | Condition $k \cdot \Delta V_S < V_{\text{hy min}}$ $k' \cdot \Delta V_S < V_{\text{hy min}}$ | Condition $(k + k') \cdot \Delta V_{S} < V_{\text{hy min}}$ | | | If these conditions are not fulfilled, no holding up of the window-edge voltages with capacitors will help. Instead one of the following three measures must be taken: use of V<sub>stab</sub> for deriving the window-edge voltages, - isolation of the supply voltage V's for the load from the supply voltage Vs of the TCA 965, - increase of the edge hysteresis according to the technical note on the TCA 965. #### Remedies for 2 Boundary condition $V_{\text{hum pp}}/2 < V_{\text{hy min}}$ What decides fulfilment of the boundary condition is, depending on the particular application circuit, the sum of the hum voltages affecting the comparator concerned. The following interference suppression measures are suggested: filtering of the input and window-edge voltage. increase of the edge hysteresis1). #### Remedies for 3 The circuit-board suggestions for the two application circuits have optimal grounding to the voltage dividers for the window edges with filtering of the supply voltage directly on the IC. If several of the above-mentioned causes occur simultaneously, the remedies should be applied in the given sequence. #### **Output wiring** There are additional driver stages at the outputs of the TCA 965 as shown in the following diagram for switching load currents up to 1 A (outputs $\overline{Q}$ ) 1) Outputs 2, 3, 13, 14 # Circuit board and component layout Application circuit I # Circuit board and component layout Application circuit II Preliminary data TO-220 The TCA 1365 is a power op amp in a plastic power package similar to TO 220. At maximum supply voltage of $\pm 21$ V it delivers a high output current of 3.5 A. The op amp is protected against short circuits and thermal overload. #### **Features** - High peak output current up to 3.5 A - High supply voltage up to 42 V - Suitable up to gain of 1 - Thermal overload protection - Internal power limiting - External compensation - Inhibit input (TTL-compatible) - **9** DC short-circuit protection to $+V_s$ and $-V_s$ # **Applications** - Power comparator - Power Schmitt-trigger - Speed control of dc motors - Power buffer # Pin configuration Pin 4 is electrically connected to cooling fin. # Maximum ratings | Supply voltage Differential input voltage Supply current Ground current (min./max.) Output voltage Peak output current Current pin 3, 7 Junction temperature Storage temperature range Power dissipation | $V_{ m S}$ $V_{ m ID}$ $I_{ m S}$ $I_{ m GND}$ $V_{ m Q}$ $I_{ m Q}$ $I_{ m 3,7}$ $T_{ m j}$ $T_{ m stg}$ $P_{ m tot}$ | $\begin{array}{l} \pm 21 \\ \pm V_{S} \\ 4.0 \\ -4.0 \text{ to } +3.5 \\ V_{S} +1 \\ 3.5 \\ 5 \\ 150 \\ -50 \text{ to } 150 \\ 13 \end{array}$ | V<br>V<br>A<br>A<br>V<br>A<br>mA<br>°C<br>°C<br>W | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | (at $T_{\rm C} = 85^{\circ}{\rm C}$ ) Thermal resistance (system-case) | _ | 5 | K/W | | Thermal resistance (system-case) | RthSC | 5 | K/ | # Operating range | Supply voltage | $V_{\mathrm{S}}$ | ±3 to ±20 | V | |------------------|------------------|-----------|------| | Case temperature | T <sub>C</sub> | 25 to 85 | l °C | | Characteristics $V_S = \pm 15 \text{ V}, T_C = 25 \text{ °C}$ | | Test<br>circuit | min | typ | max | | |----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------|----------------------|-------------------------------|----------------------|-----------------------| | Open-loop supply current consumption<br>Input offset voltage<br>Input offset current<br>Input current | $I_{\mathrm{S}}$ $V_{\mathrm{IO}}$ $I_{\mathrm{IO}}$ $I_{\mathrm{I}}$ | 1<br>2<br>3<br>3 | -10<br>-100 | 0.2 | 40<br>10<br>100<br>1 | mA<br>mV<br>nA<br>μA | | Output voltage $R_{L} = 12 \Omega$ , $f = 1 \text{ kHz}$ $R_{L} = 4 \Omega$ , $f = 1 \text{ kHz}$ Input resistance $f = 1 \text{ kHz}$ | $egin{aligned} V_{ ext{Qpp}}\ V_{ ext{Qpp}}\ R_1 \end{aligned}$ | 4 | ±13.0<br>±12.5 | ±13.5<br>±13.0<br>5 | | V<br>V<br>MΩ | | Open-loop voltage gain f = 100 Hz | G <sub>V0</sub> | 5 | 70 | 80 | | dB | | Common-mode input voltage<br>Common-mode rejection<br>Supply voltage rejection<br>Temperature coefficient | V <sub>IC</sub><br>k <sub>CMR</sub><br>k <sub>SVR</sub><br>α <sub>VIO</sub> | 6<br>6<br>7<br>2 | +13/-15<br>70<br>-70 | +13.5/-15.1<br>80<br>80<br>50 | | V<br>dB<br>dB<br>μV/K | | of $V_{10}$ $-25 \le T_C \le 85$ °C<br>Temperature coefficient<br>of $I_{10}$ $-25 \le T_C \le 85$ °C<br>Slew rate of $V_O$ for non- | $\alpha_{\mathrm{lIO}}$ | 3 | | 0.4 | | nA/K | | inverting operation<br>Slew rate of V <sub>O</sub> for | SR | 8 | | 0.5 | | V/μs | | inverting operation Disturbance voltage referred to input DIN 45405 Short-circuit current | SR<br>V <sub>d</sub> | 9 | | 0.5<br>2 | 5 | V/μ\$<br>μV | | (S1 closed)<br>(S2 closed)<br>Open-loop supply current consumption<br>(S3 open; $V_3 \ge 2 \text{ V})^{3}$ | $I_{ m SC}$ $I_{ m SC}$ $I_{ m S}$ | 1 1 1 | | 0.75<br>-0.75<br>1.5 | 3.5 | A<br>A<br>mA | | Inhibit input (pin 3) | | | | | | | | $V_3$ for amp off $V_3$ for amp on $V_3$ | V <sub>3 off</sub> | 1 | 2 | | 0.5 | V ) 11 | |-----------------------------------------------------------|-----------------------------------------|-----|---|---------|---------|-------------------------| | Turn-on time $I_Q \ge 1$ A<br>Turn-off time $I_Q \le 1$ A | t <sub>d on</sub><br>t <sub>d off</sub> | 1 1 | | 2<br>30 | 5<br>50 | μs) <sub>2)</sub><br>μs | <sup>1)</sup> S3 open 2) S4 closed 3) referred to $-V_S$ Figure 1 Open-loop supply current consumption; disturbance voltage Figure 2 Input offset voltage, temperature coefficient of $V_{\rm IO}$ Figure 3 Input offset current; input current, temperature coefficient of $I_{\rm IO}$ S1 open — S2 closed: $$I_{\mathrm{I-}} = \frac{V_{\mathrm{Q}}}{1 \ \mathrm{M}\Omega}$$ S2 open – S1 closed: $$I_{I+} = \frac{V_Q}{1 \text{ M}\Omega}$$ S1 open – S2 open: $$I_{I0} = \frac{V_Q}{1 \text{ M}\Omega}$$ S1 closed - S2 closed: offset alignment Figure 4 Output voltage, input resistance S closed: to measure V<sub>Qpp</sub> S open/closed: to measure RI Figure 5 Open-loop voltage gain Figure 6 Common-mode voltage gain $G_{VC}$ Common-mode rejection $k_{CMR}$ (dB) $\sim G_{VO}$ (dB) $-G_{VC}$ (dB) # Figure 7 Supply-voltage rejection Figure 8 Slew rate for non-inverting operation Figure 9 Slew rate for inverting operation # Safe operating area of output stage Output current versus collector emitter voltage $I_{\Omega}$ # Maximum permissible power dissipation versus case temperature # Supply current versus supply voltage # Input current versus case temperature # Open-loop voltage gain versus frequency #### Phase response versus frequency # 1: $C_{5-6} = 220 \text{ pF}$ ; 2: $C_{5-6} = 100 \text{ pF}$ ; 3: $C_{5-6} = 0 \text{ pF}$ #### Saturation voltage versus output current # Common-mode rejection versus case temperature #### Preliminary data DIP18 SIP 9 The TCA 1560/61 is a bipolar monolithic IC designed to control the motor current in one phase of a bipolar stepper motor. It has TTL compatible logic inputs and contains a full-bridge driver with integrated, high-speed clamp diodes and chopper-operated dynamic motor current limiting. The nominal current is infinitely variable up to 2 A with a control voltage. Using minimum external components and a single supply voltage, two TCA 1561 ICs form a complete and directly MC-drivable system for two-phase bipolar stepper motors. TCA 1560 in DIP 18 package is functionally identical but with an output current up to 1A. #### **Features** - 2 A peak current - high-speed integrated clamp diodes - low saturation voltages - thermal overload protection with hysteresis # Pin configuration (top view) # Pin description | Pin | Function | |-------|------------------------------------| | 1 | Output Q1 | | 2 | Phase input | | 3 | Enable input | | 4 | Actual current | | 5 | Supply voltage | | 6 | GND | | 7 | Sync input/RC | | 8 | Nominal current input | | 9 | Output Q2 | | 10-18 | Ground: must be connected to pin 6 | # Pin configuration # Pin description | Pin | Function | | |-----|-----------------------|--| | 1 | Output Q1 | | | 2 | Phase input | | | 3 | Enable input | | | 4 | Actual current | | | 5 | Supply voltage | | | 6 | GND | | | 7 | Sync input/RC | | | 8 | Nominal current input | | | 9 | Output Q2 | | The cooling fin is connected internally to pin 6 (ground). # **Maximum ratings** | | | min | max | | |-----------------------------------------------------------------------------|----------------------------------------------------|------------------------|--------------------------|-------------| | Supply voltage, pin 5<br>Supply current, pin 5 | V <sub>S</sub><br>I <sub>S</sub> | -0.3<br>0 | 45<br>1.25 | V<br>A | | Output voltage, pins 1, 9<br>Output peak current, pins 1, 9 | $I_{\mathrm{Q}}$ | -1.5<br>-1 | V <sub>S</sub> +1.5 | V<br>A | | Input voltage, pins 2, 3, 7, 8<br>Output current, pin 4<br>Voltage, pin 4 | $egin{array}{c} V_1 \ I_4 \ V_4 \end{array}$ | -0.3<br>-0.003<br>-0.3 | 6<br>1.25<br>5 | V<br>A<br>V | | Ground current, pin 6 | $I_6$ | | 1 | A | | Chip temperature<br>Storage temperature | $T_{ m C}$<br>$T_{ m stg}$ | -40 | 150 <sup>1)</sup><br>125 | °C | | Thermal resistance | | | | | | System-environment<br>System-package<br>(measured at pin 14) | R <sub>th SA</sub><br>R <sub>th SC</sub> | ! | 70<br>15 | K/W<br>K/W | | Operating range | | | | | | Supply voltage, pin 5<br>Package temperature<br>Input voltage, pins 2, 3, 7 | ν <sub>s</sub><br>τ <sub>c</sub><br>ν <sub>ι</sub> | 10<br>-25 | 38<br>85<br>5 | °C<br>∨ | | | | | | | <sup>1)</sup> ICs provide optimal reliability and service life if the junction temperature does not exceed 125 °C in operation. Operation up to the maximum permissible limit of the junction temperature at 150 °C is possible in principle. It should be noted, however, that exposure to absolute maximum rating conditions for extended periods may affect device reliability. | | | | : | | |----|-----|-----|------|-----| | UB | ara | cte | FIST | ICS | $T_{\rm C} = 25 \,{\rm ^{\circ}C}; V_{\rm S} = 24 \,{\rm V}$ | | | Test conditions | min | typ | max | | |---------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------|-----|-----|-------------------|---------------| | Supply current, pin 5 | Is | $V_{13} = V_{1H}$ $V_{13} = V_{1L}$ | | 18 | 30 | mA | | Standby current consumption, pin 5 | $I_{\mathtt{S}}$ | $V_{13} = V_{1L}$ | | 0.5 | 1 | j mA | | Outputs, pins 1, 9 | | | | | | | | Output voltage: source | $V_{\text{OH}}$ | $ I_{O} = 0.5 \text{ A}$<br>$ I_{O} = 0.5 \text{ A}$<br>figure 1<br>$I_{D} = 1 \text{ A}$ | | | 1.7 | v | | Output voltage: sink Reverse current | $V_{ m QL}$ I $I_{ m OS}$ I | 1101=0.5 A | | 0.3 | 1.1<br>300<br>1.0 | V<br>μΑ | | Phase dead time | t <sub>T</sub> | figure 1 | 0.1 | 0.3 | 1.0 | μA<br>μs | | Forward voltage of clamp diodes | $V_{D}$ | $I_{\rm D} = 1$ A | | | 1.4 | V | | Inputs: enable, pin 3 | | | | | | | | and phase, pin 2 | | I. | ı | ı | | | | H input voltage | $v_{\rm iH}$ | | 2 | | | ٧ | | L input voltage<br>H input current | $V_{ m IL} \ I_{ m IH}$ | V = 5 V | - | 50 | 0.8 | V<br>μΑ<br>μΑ | | L input current | $-I_{lL}$ | $V_{IH} = 5 \text{ V}$ $V_{IL} = 0 \text{ V}$ | | 00 | 100 | μΑ | | Rise and fall time | t <sub>r</sub> , t <sub>f</sub> | | | | 2 | μs | | Nominal current, pin 8 | | | | | | | | Regulating range | $V_{18} - I_{18} \ V_{1(8-4)}$ | | 0 | o | 2 | ٧ | | Input current Input offset voltage | -I <sub>[8</sub> | V <sub>18</sub> =0 V<br>figure 5 | | | 5 | V<br>μA<br>mV | | mput onset voltage | ¥I (8-4) | ligure 5 | | 0 | j | 1114 | | Actual current, pin 4 | | | | | | | | Regulating range | $V_{14}$ | | 0 | 2 | 2 | ٧ | | Turn-off delay | t <sub>d</sub> | figure 3 | ļ | 2 | 3 | μѕ | | Sync input/RC, pin 7 | | | | | | | | Sync frequency | f | duty cycle; 0.5 | 1 | | 100 | kHz | | Duty cycle<br>Rise and fall time | v | f = 40 kHz | 0.1 | | 0.9 | | | Output current, pin 7 | $t_n t_t - I_{O7}$ | | 1.2 | 1.6 | 2.0 | μs<br>mA | | Trigger threshold, pin 7 | $V_{L7}$ | figure 2 | | 0.6 | 0.8 | ٧ | | Charging limit C <sub>7</sub> | $V_{G7}$ | | 2.2 | 2.4 | | V | | Off period Dynamic input resistance, pin 7 | t <sub>s</sub> | figure 4 $V_7 = 1.5 \text{ V}$ | | 64 | | μs<br>kΩ | | Dynamic input resistance, pin 7 | R <sub>i7</sub> | v <sub>7</sub> = 1.5 v | | ' | | K32 | ## **Maximum ratings** | | | min | max | | |---------------------------------------------------------------------------|----------------------------------------------|------------------------|---------------------|-------------| | Supply voltage, pin 5<br>Supply current, pin 5 | V <sub>s</sub><br>I <sub>s</sub> | -0.3<br>0 | 45<br>2.5 | V<br>A | | Output voltage, pins 1, 9 Output peak current, pins 1, 91) | $V_{\mathbf{Q}}$ $I_{\mathbf{Q}}$ | -2<br>-2 | V <sub>S</sub> +1.5 | V<br>A | | Input voltage, pins 2, 3, 7, 8<br>Output current, pin 4<br>Voltage, pin 4 | $egin{array}{c} V_1 \ I_4 \ V_4 \end{array}$ | -0.3<br>-0.003<br>-0.3 | 6<br>2.5<br>5 | V<br>A<br>V | | Ground current, pin 6 | $I_6$ | | 2 | A | | Chip temperature <sup>2)</sup><br>Storage temperature | $ rac{T_{ ext{C}}}{T_{ ext{stg}}}$ | -40 | 150<br>125 | ိုင | | Thermal resistance System-environment System-package | R <sub>th SA</sub><br>R <sub>th SC</sub> | | 70<br>8 | K/W<br>K/W | ## Operating range | Supply voltage, pin 5 | $v_{\rm s}$ | 10 | 38 | V | |-----------------------------|----------------|-----|----|----| | Package temperature | $\tau_{\rm c}$ | -25 | 85 | °C | | Input voltage, pins 2, 3, 7 | $V_{\rm I}$ | | 5 | V | <sup>1)</sup> In case of chopper operation with peak currents exceeding 1 A, one diode per output (pin 1, 9) has to be connected with the cathode to the supply voltage (pin 5). The reverse-recovery time of diodes must not exceed 200 ns. <sup>2)</sup> ICs provide optimal reliability and service life if the junction temperature does not exceed 125 °C in operation. Operation up to the maximum permissible limit of the junction temperature at 150 °C is possible in principle. It should be noted, however, that exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Characteristics $T_C = 25$ °C; $V_S = 24$ V | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------|----------------------------------------|---------------------------------------| | 7 <sub>C</sub> - 23 0, v <sub>S</sub> 24 v | Test conditions | min | typ | max | | | Supply current, pin 5 $I_{\rm S}$ Standby current consumption, pin 5 $I_{\rm S}$ | $V_{I3} = V_{IH}$ $V_{I3}$ | 1 | 18<br>0.5 | 30 | mA<br>mA | | Outputs, pin 1, 9 | | | | | | | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | $ I_{O} = 0.3 \text{ A} $ $ I_{O} = 1.3 \text{ A} $ $ I_{O} = 0.3 \text{ A} $ $ I_{O} = 0.3 \text{ A} $ $ I_{O} = 1.3 \text{ A} $ $ I_{D} = 1.3 \text{ A} $ | 0.1 | 0.3 | 1.6<br>1.9<br>1.0<br>1.4<br>300<br>1.0 | V<br>V<br>V<br>μΑ<br>με<br>V | | Inputs: enable, pin 3<br>and phase, pin 2 | | | | | | | $\begin{array}{lll} \text{H input voltage} & V_{\text{IH}} \\ \text{L input voltage} & V_{\text{IL}} \\ \text{H input current} & I_{\text{IH}} \\ \text{L input current} & -I_{\text{IL}} \\ \text{Rise and fall time} & t_{r}, t_{\text{f}} \end{array}$ | $V_{1H} = 5 \text{ V}$ $V_{1L} = 0 \text{ V}$ | 2 | 50 | 0.8<br>100<br>100<br>2 | V<br>V<br>μΑ<br>μΑ<br>μs | | Nominal current, pin 8 | | | | | | | $\begin{array}{lll} \text{Regulating range} & V_{18} \\ \text{Input current} & -I_{18} \\ \text{Input offset voltage} & V_{1(8-4)} \end{array}$ | $V_{18} = 0 \text{ V}$ figure 5 | 0 | 0 | 2<br>5 | V<br>μA<br>mV | | Actual current, pin 4 | | | | | | | Regulating range $V_{14}$ Turn-off delay $t_{\rm d}$ | figure 3 | 0 | 2 | 3 | V<br>μs | | Sync input/RC, pin 7 | | | | | | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | duty cycle: 0.5<br>f = 40 kHz<br>figure 2<br>figure 4<br>$V_7 = 1.5 \text{ V}$ | 1.2 2.2 | 1.6<br>0.6<br>2.4<br>64 | 100<br>0.9<br>2<br>2.0<br>0.8 | kHz<br>μs<br>mA<br>V<br>V<br>μs<br>kΩ | #### **Circuit description** #### Outputs Outputs Q1, Q2 (pins 1, 9) are fed by push-pull output stages. The two integrated clamp diodes, referred to ground or supply voltage respectively, protect the IC against flyback voltages from an inductive load. #### Enable Outputs Q1 and Q2 are turned off when voltage $V_{i3} \le 0.8$ V is applied to pin 3. The supply current then decreases, typically to 500 $\mu$ A. The same occurs if pin 3 is open. The sink transistors are turned on when $V_{i3} \ge 2$ V. #### Phase The voltage at pin 2 determines the phase position of the output current. Output Q1 acts as sink for $V_{12} \le 0.8$ V and as source for $V_{12} \ge 2$ V. Similarly output Q2 acts as sink when $V_{12} \ge 2 \text{ V}$ and source when $V_{12} \le 0.8 \text{ V}$ The sink transistors are current-chopped. An internal circuit avoids undesired cross-over currents at phase change. #### Nominal current input The peak current in the motor winding is determined by the voltage at pin 8. A comparator compares this with the voltage drop at the actual current sensor at pin 4. If the nominal current is exceeded, the output sink transistors are turned off by a logic circuit. #### Sync input/RC Outputs are turned on by a signal at pin 7. Two operation modes are possible: Synchronizing by a fed-in TTL signal or free running with the external RC combination. #### Free-running operation When the supply voltage is applied, capacitor $C_7$ at pin 7 charges to a limiting voltage, typically 2.4 V. With increasing current in the motor winding, the voltage rises at the actual current sensor $R_4$ (pin 4). After exceeding the predetermined value at the nominal current input (pin 8) the comparator, in conjunction with pulse suppression, resets an RS flip-flop. The logic turns off sink transistors T3 and T4. $C_7$ ceases charging and the parallel resistance $R_7$ then discharges $C_7$ . The sink transistors remain turned off until the lower threshold voltage of the Schmitt trigger is reached. This off period is thus controlled by the time constant $t_s = R_7 \times C_7$ . After the lower trigger threshold has been passed, the monoflop is triggered by the falling edge of the Schmitt trigger output and, provided the voltage at the actual current sensor (pin 4) is lower than the nominal value at pin 8, the RS flip-flop is reset. The logic circuit then turns on the sink transistor T3 or T4 and recharges capacitor $C_7$ . If the voltage at pin 4 rises above the comparator value at pin 8, the sink transistors T3 and T4 are turned off again. Turn-on cannot be repeated until capacitor $C_7$ has discharged to the lower trigger threshold, the discharge time being a function of $R_7$ and $C_7$ . #### Synchronous operation If a TTL level sync signal is fed to pin 7, the negative edge sets the RS flip-flop, via the Schmitt trigger/monoflop combination, provided that the voltage at pin 4 is below the nominal value at pin 8. As in the free-running operation mode, the relevant output transistors become conducting. Similarly they are cut off by resetting the RS flip-flop once the voltage at pin 4 is higher than the nominal value at pin 8. #### Pulse suppression In all cases the pulse suppression circuit eliminates positive pulses, typically of 0.5 $\mu$ s duration, at pin 4. These can result from cross-over currents in chopper operation through the integrated clamp diodes. As a result, the voltage at pin 4 rises well above the nominal value, and without pulse suppression this would lead to dynamic current limiting. The duration of these basically unavoidable cross-over currents is of the same order of magnitude as the reverse-recovery time of the clamp diodes. ### Temperature safeguard If the temperature of the IC rises to unacceptably high levels, the final stages are turned off. ## Logic table | Enable | | L | L | Н | Н | |------------|----|---|---|----|---| | Phase | | L | Н | L | Н | | Output | Q1 | / | / | L | Н | | Output | Q2 | / | / | Н | L | | Transistor | T1 | × | х | х | | | Transistor | T2 | Х | Х | | Х | | Transistor | Т3 | X | X | ٠. | Х | | Transistor | T4 | × | x | × | | with: $V_4 > 10 \text{ mV}$ $R_4 > 0 \Omega$ - L = low voltage level, input open - H = high voltage level - X = transistor turned off - · = transistor conducting - · = transistor conducting with current limiting turned on - / = output high ohmic ## Pulse diagram 1 ## Phase dead time Figure 1 # Pulse diagram 2 # Trigger threshold Figure 2 ## Turn-off delay Figure 3 # Off period $t_s = f(C_7)$ Figure 4 ## Control range, input offset voltage Figure 5 ## **Application circuit** # Pulse diagram for application circuit ### Preliminary data SIP 9 DIP 18 #### **Features** - High output current of 2 times 2.5 A - Large supply voltage range, 8 V to 32 V - High slew rate 4 V/μs - Outputs entirely protected (dc short-circuit proof) - Thermal overload protection - Inhibit input enables "tristate" outputs ## **Applications** - Power comparator - Power Schmitt trigger - Speed control of dc motors ## Pin configuration TCA 2365 (TCA 2365 A) Pin 4 is electrically connected to cooling fin. (Establish external connection between pin 4 and pin 10-18) | Maximum ratings | | TCA 2365 | TCA 2365 A | | |-------------------------------------|---------------------------------------------------------------------|--------------------------------|------------------|-----| | Supply voltage | <i>V</i> s | ±16 | ±16 | v | | t == 50 ms | Vs | ±18 | ±18 | V | | Differential input voltage | $V_{ D}$ | ± V <sub>S</sub> | ± V <sub>S</sub> | V | | Output voltage range | $V_{o}$ | $-V_{\rm S}-1$ to $+V_{\rm S}$ | <del>, +</del> 1 | V | | Peak output current | $I_{Q}$ | ±2.5 | ± 2.5 | Α | | Supply current | $I_{\mathcal{S}}^{\mathbf{Q}}$ $I_{\mathcal{S}}$ $ au_{\mathbf{j}}$ | 5.5 | 5.5 | Α | | Junction temperature | $\tau_{\rm i}$ | 150 | 150 | °C | | Storage temperature range | $T_{\rm stg}$ | -55 to 150 | -55 to 150 | °C | | Thermal resistance | | | | | | System-air | R <sub>th SA</sub> | 65 | 60 | K/W | | System-case | Rinsc | 6 | 10 | K/W | | Operating range | | | | | | Supply voltage | $V_{ m S}$ | ±4 to ±15 | ± 4 to ± 15 | V | | Case temperature | Τ <sub>C</sub> | -25 to 85 | -25 to 85 | °C | | $(P_{\text{tot}} = 10.0 \text{ W})$ | - | 1 | | | | Voltage gain | G <sub>V min</sub> | 10 | 10 | dB | | Characteristics<br>$V_{\rm S} = \pm 10 \text{ V}; T_{\rm C} = 25 ^{\circ}\text{C}$ | _ | Test<br>circuit | min | typ | max | | |------------------------------------------------------------------------------------|------------------------|-----------------|--------------|-----------|---------|------------| | Open-loop supply current consumption S1 in position 1 | $I_{S}$ | 1 | | 30 | 50 | mA | | S1 in position 2<br>Input offset voltage | I <sub>SM</sub> | 1 2 | -10 | 5 | 8<br>10 | mA<br>mV | | Input offset current | $I_{\rm IO}$ | 3 | -100<br>-100 | | 100 | nA | | Input current | $I_{\rm l}^{\rm lO}$ | 3 | -100 | 0.25 | 1 | μA | | Output voltage | 41 | " | | 0.20 | | " | | $R_1 = 12 \Omega; f = 1 \text{ kHz}$ | $V_{\rm Qpp}$ | 4 | ± 8.5 | ± 9.0 | | Ιv | | $R_1 = 4 \Omega; f = 1 \text{ kHz}$ | VODD | 4 | ±8.0 | ± 8.5 | | ١v | | $R_1 = 470 \Omega; f = 50 \text{kHz}$ | VQpp | 4 | | ± 6.0 | | V | | Input resistance | R | 4 | 1 | 5 | | МΩ | | (f=1 kHz) | - | 1 | | | | | | Open-loop voltage gain | Gvo | 5 | 70 | 80 | | dB | | (f == 100 Hz) | | | | | | | | Common-mode input voltage range | <b>V</b> <sub>IC</sub> | 6 | +7/-10 | +7.5/10.5 | | V | | Common-mode rejection | KCMR | 6 | 70 | 80 | | dB | | Supply voltage rejection | k <sub>svr</sub> | 7 | 70 | 80 | | dB | | Temperature coefficient of V <sub>IO</sub> | $\alpha_{VIO}$ | 2 | | 50 | | μV/Κ | | -25°C ≤T <sub>C</sub> ≤+85°C | - | 3 | | 0.4 | | nA/K | | Temperature coefficient of $I_{lO}$<br>-25 °C $\leq T_{lO} \leq +85$ °C | $\alpha_{II0}$ | ١٩ | | 0.4 | | na/K | | Slew rate of $V_0$ | | | | | | | | for non-inverting operation* | SR | 8 | | 4 | | V/μs | | Slew rate of V <sub>o</sub> | J., | • | | 7 | | ν,μο | | for inverting operation* | SR | 9 | | 4 | | V/μs | | Disturbance voltage referred to input | V <sub>d</sub> | 1 | | 3 | | μV | | Inhibit input | • | | | _ | | ļ <b>'</b> | | (referred to -V <sub>s</sub> ) | | | | | | | | V <sub>6</sub> for IC turned off | $V_{6 off}$ | 1 | 0 | | 1.0 | v | | V <sub>6</sub> for IC turned on | V <sub>6 on</sub> | 1 | 3.0 | | 6 | V | | Turn-on time γ | t <sub>d on</sub> | 1 | | 2 | 5 | μs | | I <sub>1;9</sub> >1 A referred | | | | | | | | Turn-off time | t <sub>d off</sub> | 1 | | 15 | 30 | μs | | 1 1 <sub>1:9</sub> [<1 A ] | | | | | | | | S2 and S3 in position 2 | | I | I | l i | | l | Figure 1 Open-loop supply current consumption, disturbance voltage, turn-off voltage Switch as drawn unless otherwise specified ## Figure 2 Input offset voltage, temperature coefficient of $V_{\rm IO}$ Figure 3 Input offset current, input current, temperature coefficient of $I_{\mathrm{IO}}$ S1 open – S2 closed: $$I_{\rm I-} = \frac{V_{\rm Q}}{1\,{\rm M}\Omega}$$ S2 open – S1 closed: $$I_{1+} = \frac{V_{\rm Q}}{1~{\rm M}\Omega}$$ S1 open — S2 open: $$I_{\rm IO} = \frac{V_{\rm Q}}{1~{\rm M}\Omega}$$ S1 closed - S2 closed; offset alignment ## Figure 4 Output voltage, input resistance S closed: to measure $V_{app}$ S open/closed: to measure $R_1$ Figure 5 Open-loop voltage gain Figure 6 Common mode voltage gain $G_{VC}$ Common mode rejection $k_{CMR}$ (dB) $\Rightarrow$ $G_{VO}$ (dB) $-G_{VC}$ (dB) Figure 7 Supply voltage rejection $$k_{\text{SVR}} = 20 \log \frac{\Delta V_0}{\bar{G}_{V} \cdot \Delta V_S} \text{ [dB]}$$ Figure 8 Slew rate for non-inverting operation Figure 9 Slew rate for inverting operation 10 12 14 16 18 20 V ----- ±Vs 0 0 2 4 6 8 # Phase response versus frequency # Common-mode rejection versus ambient temperature # Max. permissible power dissipation versus case temperature # Max. permissible power dissipation versus case temperature DIP 16 The TCA 4500 A is a phase-locked loop stereo decoder which incorporates a variable channel separation control. In this IC, the sensitivity to the third harmonics of both the pilot and subcarrier frequencies has been eliminated due to the use of appropriate, digitally generated waveforms in the phase-locked loop and decoder sections. ### **Features** - Low distortion - Excellent rejection of ARI subcarrier and pilot tone harmonics - No need for coils ### **Maximum ratings** | Supply voltage | $V_{\mathrm{S}}$ | 16 | V | |------------------------------------|------------------|------------|-----| | Lamp drive voltage (lamp OFF) | $V_7$ | 30 | V | | Lamp current | $I_7$ | 100 | mA | | Channel separation control voltage | V <sub>11</sub> | 10 | V | | Junction temperature | $\tau_{i}$ | 150 | °C | | Storage temperature range | $T_{ m stg}$ | -40 to 125 | °C | | Thermal resistance (system-air) | $R_{thSA}$ | 90 | K/W | | Operating range | | | | | Supply voltage range | <i>V</i> s | 8 to 16 | V | | Ambient temperature range | $T_{amb}$ | -25 to 85 | °C | ## Characteristics $(V_{\rm S} = 12 \text{ V}; T_{\rm amb} = 25 \,^{\circ}\text{C}; V_{i(MPX)} = 2.5 \, \text{V}_{\rm pp}; f_{\rm mod} = 1 \, \text{kHz}; V_{\rm pilot} = 10\% \, V_i)$ | | | min | typ | max | | |-----------------------------------------------------|-------------------------------------|-----|-----|------|----| | Current consumption $(I_7 = 0)$ | I <sub>16</sub> | | 35 | | mA | | Stereo channel separation | | | | ] | | | unadjusted | а | 30 | ŀ | | dB | | optimized on other channel | a <sub>opt</sub> | 40 | | | dB | | Monaural voltage gain | G | 8.0 | 1 | 1.2 | | | THD at 2.5 V <sub>op</sub> | THD | 1 | | 0.3 | % | | THD at 1.5 V <sub>pp</sub> | THD | | 0.2 | | % | | Signal-to-noise ratio in acc. with DIN 45405 | a <sub>S/N</sub> | | 85 | | ₫B | | rms value 20 Hz – 15 kHz | a <sub>S/N</sub> | 1 | 90 | 1 | ₫B | | Frequency rejection 19 kHz | a | | 31 | | dB | | 38 kHz | a | | 50 | | dB | | Pilot tone harmonic rejection 57 kHz ARI | a | 1 | 60 | ĺ | dB | | Subcarrier harmonic rejection 76 kHz | a | | 45 | ĺ | dB | | 114 kHz | а | İ | 50 | | ₫B | | 152 kHz | a | | 50 | | dΒ | | Input voltage for stereo switching threshold | | , | | | | | (19 kHz input signal for lamp "ON" | V <sub>I1 rms</sub> | 12 | 16 | 20 | mV | | Hysteresis for stereo switching threshold | Н | | 6 | | φB | | Quiescent output voltage change | | | | | | | with mono/stereo switching | ∆V <sub>ql</sub> , ∆V <sub>qr</sub> | | 5 | 20 | mV | | Channel separation control voltage | | | | | | | 3 dB separatioп | $\nu_{ii}$ | | 0.7 | | ٧ | | 30 dB separation | $V_{13}$ | | 1.7 | | ٧ | | Minimum channel separation $(V_{11} = 0 \text{ V})$ | æ | | | 1 | dB | | Monaural channel inbalance (pilot tone off) | $\Delta V_{\rm qt,r}$ | į | | 0.3 | d₿ | | Hum suppression | a <sub>hum</sub> | | 55 | | dB | | Input resistance | Rit | | 50 | | kΩ | | Output resistance | $R_{q4}, R_{q5}$ | | 100 | | Ω | | Channel separation control current | $I_{11}$ | | l _ | -300 | μА | | Capture range | $\Delta t/t_0$ | { | ±5 | 1 | % | ## Measurement circuit ## Pin configuration | Pin No. | Function | |---------|------------------------------------------| | 1 | Input | | 2 | Preamplifier output | | 3 | Left amplifier input | | 4 | Left channel output | | 5 | Right channel output | | 6 | Right amplifier input | | 7 | Stereo indicator lamp | | 8 | Ground | | 9 | Switching threshold | | 10 | Switching threshold | | 11 | 19 kHz output/channel separation control | | 12 | Modulator input | | 13 | Loop filter | | 14 | Loop filter | | 15 | Oscillator RC network | | 16 | Supply voltage $+V_S$ | **DIP 18** The TCA 4511 decodes the transmitter side stereo information in both L and R channels. Stereo transmission is shown by means of an indicator lamp. A continual blending of mono and stereo signals is possible. The switching frequencies are controlled by a phase-locked loop. The stereo decoder can be used in time multiplex (switching) or in frequency multiplex (matrix) mode of operation. #### **Features** - Good channel separation - No need for coils - Automatically adjustable bandwidth - Good suppression of ARI subcarrier and pilot tone harmonics | Maximum ratings | | • | | |----------------------------------------------|---------------------------|------------|-------| | Supply voltage | $v_{\rm s}$ | 18 | V | | Lamp voltage | $V_{LP}$ | 18 | V | | Current for stereo indicator lamp | $I_{LP}$ | 50 | mA | | (V <sub>18</sub> · I <sub>LP</sub> ≦ 300 mW) | | | | | Minimum values at all pins | V | 0 | V | | Junction temperature | $T_1$ | 150 | °C | | Storage temperature range | $\dot{\mathcal{T}}_{stg}$ | -40 to 125 | °C | | Thermal resistance (system-air) | R <sub>th SA</sub> | 78 | k/w | | (junction-case) | R <sub>thJC</sub> | 45 | į k/w | | Operating range | | | | | Supply voltage range | V <sub>s</sub> | 8 to 18 | l V | | Ambient temperature range | Tamb | -25 to 85 | ∫°C | # Characteristics for switch operation ( $V_S = 12 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ) | | | min | typ | max | 1 | |--------------------------------------------------------------------------|--------------------------------|------|-----------------|------|------| | Total current (FM operation)<br>S1 closed | Is | | 14 | 20 | mA | | Total current (AM operation)<br>S1 open | $I_{\mathtt{S}}$ | | 10 | 15 | mA | | Lamp current adjustment range $(V_{18} \cdot I_{12} \le 300 \text{ mW})$ | $I_{LP}$ | 10 | | 25 | mA | | Lamp current short circuit $(V_{18} \cdot I_{LP} \le 300 \text{ mW})$ | $I_{LP}$ | | | 50 | mA | | Input amplifier | | | | | | | Op amp input signal | V <sub>16 pp</sub> | 1 | 1 | 1.6 | V | | Op amp output signall) | V <sub>14pp</sub> | | V <sub>16</sub> | | v | | Input resistance | Ri | 90 | 125 | | kΩ | | Feedback resistance | $R_{F}$ | 1 | 10 | ì | kΩ | | Reference voltage | V <sub>13</sub> | 1 | 1.75 | | ٧ | | Stereo matrix | | | | | | | Output voltage (stereo)1.6) | $V_{qAFpp}$ | 0.9 | 1.2 | 1.6 | ΙV | | for modulated output | du bb | | | 1 | 1 | | Output voltage (mono) <sup>2,6</sup> ) L or R modulated | $V_{qAFpp}$ | 0.45 | 0.6 | 8.0 | ٧ | | Output resistance | $R_{q}$ | 1 | 1.5 | 2 | kΩ | | Crosstalk attenutation¹)<br>(f <sub>AF</sub> = 1 kHz) | a <sub>CR</sub> | 34 | 40 | | dB | | Reduction 19 kHz Test circuit 1 | a <sub>19</sub> | 30 | 32 | | dB | | Reduction 38 kHz Test circuit 1 | a <sub>38</sub> | 30 | 40 | | dB | | Reduction 57 kHz Test circuit 1 | a <sub>57</sub> | 30 | 45 | 1 | dB | | Reduction 76 kHz Test circuit 1 | a <sub>76</sub> | 30 | 40 | i i | dB | | Hum suppression <sup>3</sup> ) | a <sub>hum</sub> | 40 | 45 | } | d₿ | | Noise voltage4) | $V_{ m qn}$ | l | 30 | 80 | μ∨ | | Total harmonic distortion <sup>1,6</sup> ) (f <sub>AF</sub> = 1 kHz) | TĤD | | | 0.5 | % | | Channel balance <sup>2</sup> ) | В | | | 0.5 | dB | | Switching noise mono/stereo<br>S1 closed/open | $\Delta V_9$ , $\Delta V_{10}$ | | | 60 | mV | | Oscillator | | | | | | | Output resistance for fosc measurement | R <sub>8</sub> | 1 | 200 | | kΩ | | Oscillator basic frequency | fosc | | 19 | | kHz | | Capture and hold range <sup>1</sup> ) | f <sub>G/H</sub> | ±0.4 | ±1 | ±2.0 | kHz | | Balancing resistance | Rosc | 13 | 1 | 18 | kΩ | | (f <sub>OSC</sub> = 19 kHz) | | ' | | | 1,45 | | Function of the oscillator | V <sub>18</sub> | 1.0 | | | V | | S1 closed | | | | | | | Switch off of the oscillator <sup>8</sup> ) S1 open | V <sub>18</sub> | | | 0.4 | ٧ | | Function of the oscillator ( $I_{18} = 10 \text{ mA}$ ) | V <sub>18</sub> | 0.9 | | | V | | | | min | typ | max | | |----------------------------------------------------------------------------------|------------------------------------|---------|------------|-----|----------| | Phase comparisons | - <u>-</u> | | | | | | Input voltage1) | V <sub>5pp</sub> | 0.5 | 0.7<br>3.3 | 0.9 | V | | Input resistance Input voltage | R <sub>5</sub><br>V <sub>5pp</sub> | | 3.3 | 1.6 | kΩ<br>V | | Stereo switch | | | | | | | Threshold stereo ON <sup>5</sup> )<br>(f = 19 kHz) | $V_{iPTpp}$ | | 30 | 55 | mV | | Threshold stereo OFF <sup>5</sup> ) (f=19 kHz) | $V_{iPTpp}$ | 12 | 15 | | m∨ | | Hysteresis | H <sub>y</sub> | 3 | 6 | 9 | dB | | Mono/stereo blending | | | | | | | Mono $(V_H = V_8 = 0.5 \text{ V})^7)$<br>Stereo $(V_H = V_8 = 0.9 \text{ V})^7)$ | a <sub>bi</sub><br>a <sub>bi</sub> | 3<br>34 | 6 | 9 | dB<br>dB | 7) $V_{16pp} = 0.75 \text{ V MPX; S1 closed; } f_{AF} = 1 \text{ kHz}$ <sup>1)</sup> $V_{\rm ipp} = 1.2$ V MPX; $V_{\rm H} \ge 1$ V; S1 closed; $f_{\rm AF} = 1$ kHz 2) $V_{\rm ipp} = 1.2$ V MPX; S1 open; $f_{\rm AF} = 1$ kHz 3) $V_{\rm S} = 12$ V + $V_{\rm o}$ ; $V_{\rm nms} = 200$ mV; 200 Hz <sup>4)</sup> CCIR DIN 45405; unweighted; S1 open $<sup>^{6}</sup>$ ) After TP with $f_{co} = 6.5$ kHz; reduction 36 dB/octave <sup>8)</sup> The oscillator is switched off, if pin 18 is connected with a voltage ≤ 0.4 V or S1 is open. ### Circuit description (switching operation) The MPX input signal is corrected in amplitude and phase by an operational amplifier. For this purpose an RC circuit is connected at pin 15. Subsequently, the (L+R) and (L-R) signals are processed in separate stages. The (L-R) signal is demodulated and can be reduced by the factor a through mono/stereo blending. In the final matrix circuit the aggregate signal (L+R) is added to the demodulated signal a (L-R) according to the following formulae: $$(L+R) + a (L-R) = L(1+a) + R(1-a)$$ $(L+R) - a (L-R) = L(1-a) + R(1+a)$ $0 \le a \le 1$ Mono Blending Stereo The generated output signals are then forwarded to two external RC low-passes for deemphasis. The required frequency to demodulate the L-R signal is obtained by a phase-locked loop (PLL) from the divider. By means of a pilot tone applied to pin 5, the oscillator is synchronized by phase comparison 1. An additional phase comparison 2 provides mono or stereo information. Based on this information, the indicator lamp is activated and lights up when a sufficiently strong signal is present at the input. Moreover, the (L-R) reduction is eliminated. If switch S1 is open, the IC switches the oscillator off, whereby the stereo switch and the mono/stereo blending suppress the L-R signal. The supply current is thus reduced. Also, since the oscillator does not resonate when switch S1 is open, AM receiver signals can be forwarded without interference via the IC. If pin 8 is not connected, the oscillator frequency can be measured. For normal operating functions, the blending voltage $V_H$ is applied to pin 8 or pin 8 must be blocked by a capacitor. Otherwise, cross-talk is affected by the oscillator frequency. # Pin configuration | Pin No. | Function | |---------|-------------------------------------------------------| | 1 | Ground | | 2 | Oscillator RC | | 3 | TP phase comparison 1 | | 4 | TP phase comparison 1 | | 5 | Pilot tone (PT) input | | 6 | TP phase comparison 2 | | 7 | TP phase comparison 2 | | 8 | f <sub>OSC</sub> output/St-Mo blending V <sub>H</sub> | | 9 | Output L | | 10 | Output R | | 11 | (L+R) input | | 12 | (L-R) input | | 13 | Reference voltage | | 14 | Output op amp | | 15 | - input op amp | | 16 | + input op amp | | 17 | Supply voltage | | 18 | Lamp connection/oscillator switch | ## **Block diagram** ## **Switching operation** 505 # **Application circuit** ## **Switching operation** S1 open=AM S1 closed=FM SIP 9 AF power amplifier designed for a wide range of supply voltages to enable versatile application in entertainment electronics. The amplifier operates in the push-pull B mode and is available in the SIP 9 package. The integrated shutdown protects the IC from overheating. #### **Features** - Wide supply voltage range: 4 V to 28 V - High output power up to 8 W - Large output current up to 2.5 A - Simple mounting ### **Maximum ratings** | Supply voltage $R_{\rm L} \ge 16~\Omega$<br>$R_{\rm L} \ge 8~\Omega$<br>$R_{\rm L} \ge 4~\Omega$<br>Output peak current (not repetitive)<br>Output current (repetitive)<br>Junction temperature <sup>1</sup> )<br>Storage temperature range | Vs<br>Vs<br>I <sub>q</sub><br>I <sub>q</sub><br>T <sub>stg</sub> | 30<br>24<br>20<br>3.5<br>2.5<br>150<br>-40 to 125 | V V A A C C | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|-------------| | Thermal resistance junction-case system-air | R <sub>ihJC</sub><br>R <sub>ihSA</sub> | 12<br> 70 | K/W | | Operating range | | | | | Supply voltage<br>Ambient temperature | V <sub>S</sub><br>T <sub>A</sub> | 4 to 28<br>-25 to 85 | ,c | <sup>\*)</sup> May not be exceeded even as instantaneous value. ## Characteristics with reference to test circuit 1. $$V_{\rm S}$$ = 12 V; $R_{\rm L}$ = 4 $\Omega$ ; $C_{\rm 1}$ = 1000 $\mu$ F; $f_{\rm i}$ = 1 kHz; $T_{\rm A}$ = 25 °C | | | min | typ | max | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------|--------------------------------|------------------|------------------------------|--|--| | Quiescent output voltage Quiescent drain current Input DC current Output power THD = 1% THD = 10% | V <sub>q2</sub> I <sub>3</sub> +I <sub>4</sub> I <sub>i8</sub> P <sub>q</sub> P <sub>q</sub> | 5.4<br>2.5<br>3.5 | 6.0<br>12<br>0.4<br>3.5<br>4.5 | 6.6<br>20<br>4 | ν<br>mA<br>μA<br>W | | | | Voltage gain (closed loop)<br>Voltage gain (open loop) | G <sub>V</sub><br>G <sub>V0</sub> | 37 | 40<br>80 | 43 | dB<br>dB | | | | Total harmonic distortion ( $P_q$ = 0.05 to 2.5 W)<br>Noise voltage referred to input<br>( $f_i$ = 3 Hz to 20 kHz)<br>Disturbance voltage in acc. with | THD<br>Vn | | 0.2<br>3.8 | 10 | %<br>μ <b>V</b> S | | | | DIN 45405 referred to input<br>Hum suppression (f <sub>hum</sub> = 100 Hz)<br>Frequency range (-3 dB) | V <sub>d</sub><br>a <sub>hum</sub> | | 2.5<br>48 | | μV<br>dB | | | | $C_4 = 560 \text{ pF}$<br>$C_4 = 1000 \text{ pF}$ | f<br>f | 40<br>40 | !<br>! | 20,000<br>10,000 | Hz<br>Hz | | | | Input resistance | R <sub>i8</sub> | 1 | 5 | | мΩ | | | | 2. $V_S = 24 \text{ V}$ ; $R_L = 16 \Omega$ ; $C_i = 220 \mu\text{F}$ ; $f_i = 1 \text{ kHz}$ ; $T_A = 25 ^{\circ}\text{C}$ | | | | | | | | | Quiescent output voltage Quiescent drain current Input DC current Output power THD = 1% THD = 10% | $V_{q2} \\ I_3 + I_4 \\ I_{ 8} \\ P_q \\ P_q$ | 4.5 | 12<br>18<br>0.8<br>3.5<br>5.0 | 13<br>30<br>8 | V<br>mA<br>μA<br>W | | | | Voltage gain (closed loop)<br>Voltage gain (open loop) | G <sub>V</sub><br>G <sub>V0</sub> | 37 | 40<br>80 | 43 | dB<br>dB | | | | Total harmonic distortion ( $P_q$ = 0.05 to 3 W)<br>Noise voltage with reference to input<br>$f_i$ = 3 Hz to 20 kHz<br>Disturbance voltage in acc. with | THD<br>V <sub>n</sub> | | 0.2<br>5 | 0.5<br>15 | %<br>μ <i>V</i> <sub>S</sub> | | | | DIN 45405 referred to input<br>Hum suppression (f <sub>hum</sub> = 100 Hz) | V <sub>d</sub><br>a <sub>hum</sub> | | 3.8<br>40 | | μV<br>dB | | | | Frequency range (-3 dB) $C_4 = 560 \text{ pF}$ $C_4 = 1000 \text{ pF}$ | f<br>f | 40<br>40 | l | 20,000 | Hz<br>Hz | | | | Input resistance | R <sub>i8</sub> | 1 | 5 | | мΩ | | | ## Circuit diagram ## Measurement circuit S Closed for Noise Measurement 509 ## **Application circuit** | V <sub>S</sub> | 12 V | 18 V | 24 V | |----------------|---------|--------|--------| | RL | 4 Ω | 8 Ω | 16 Ω | | C <sub>1</sub> | 1000 μF | 470 μF | 220 μF | | fmax | 10 kHz | 20 kHz | |----------------|---------|--------| | C <sub>4</sub> | 1000 pF | 560 pF | Output power versus supply voltage THD = 10%; $R_L$ = 4, 8, 16 $\Omega$ ; f = 1 kHz ——►½ Total power dissipation and efficiency versus output power THD = 10%; f = 1 kHz # Max. power dissipation versus supply voltage at sine-shaped driving #### Quiescent drain current, quiescent current of output transistors, quiescent output voltage versus supply voltage #### Hum suppression versus feedback resistance $f_{\text{hum}} = 100 \text{ Hz}$ ; $C_5 = 100 \mu\text{F}$ a: input short-circuited b: input open #### Max. total power dissipation versus ambient temperature Total harmonic distortion versus output power f = 1 kHz #### Total harmonic distortion versus frequency #### Voltage gain versus frequency $V_{\rm S} = 12 \text{ V}; R_{\rm L} = 4 \Omega$ # Output power and voltage gain versus feedback resistance and input voltage $V_{\rm S}=$ 12 V; $R_{\rm L}=$ 4 $\Omega$ ; f= 1 kHz ## Output power versus feedback resistance and input voltage $V_{\rm S}$ = 24 V; $R_{\rm L}$ = 16 $\Omega$ ; t = 1 kHz **DIP 18** The TDA 4001 has been designed to convert, amplify, and demodulate AM signals. In addition, the component provides a search tuning stop pulse. #### **Features** - Internal demodulation - Search tuning stop signal - Low total harmonic distortion - Minimal IF leakage at the AF output - 2-stage integrated low pass filter ## Maximum ratings | Supply voltage<br>Junction temperature<br>Storage temperature range | V <sub>S</sub><br>T <sub>i</sub><br>T <sub>stg</sub> | 15<br>150<br>-40 to 125 | °C<br>°C | |---------------------------------------------------------------------|------------------------------------------------------|-------------------------|-----------| | Thermal resistance (system-air) | Rinsa | 70 | K/W | | Operating range | | | | | Supply voltage Ambient temperature | V <sub>S</sub><br>T <sub>A</sub> | 7 to 15<br>-25 to 85 | \ °C<br>V | | Characteristics | | | | | | | |--------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------|----------------|---------|-----|-------------| | $V_s = 12 \text{ V}; T_A = 25 ^{\circ}\text{C}; V_b = 12 \text{ V};$ referred to measureme | | $V; f_{iRF} = 1 N$ | /IHZ;<br> min | typ | max | | | Current consumption | | I <sub>s</sub> | | 15 | T | mA | | AF output voltage | m = 0.8 % | VqAFrms | | 800 | 3 | mV | | | m = 0.3 % | VqAFrms | | 300 | | mV | | V <sub>iAFrms</sub> • | $= 15 \mu\text{V}; m = 0.8\%$ | $V_{qAFrms}$ | 150 | | 320 | m∨ | | 20 lg $\left(\frac{V_1}{V_2}\right)$ $\frac{V_1 - V_{qAF}}{V_2 - V_{qAF}}$ at 30 | ) mV | | | | 3 | ₫B | | • | | | į. | | ļ | İ | | Total harmonic distortion | m = 0.8 % | THD | 1 | | 2 | % | | | m = 0.3% | THD | | 1 | 1 | % | | | = 30 mV; m = 0.8 % | THD | ļ | - | 5 | % | | Signal-to-noise ratio | | _S+N | | _ | ŀ | l | | $m = 0.3; V_{iAFrms} = 10 \mu$ | V | N | | 6 | | dB | | m = 0.3; V <sub>IRFrms</sub> = 1 m\ | ı | <u>S+N</u> | | 46 | J | 45 | | m=0.3; ViRFrms=1 mV | <b>'</b> | N | | 46 | | dB | | Reference voltage | | V <sub>stab</sub> | | 4.8 | · · | v | | Oscillator voltage | | $V_{\rm OSCpp}$ | İ | 100 | | mV | | Counter output voltage | | $V_{\rm qCpp}$ | ŀ | 100 | ŀ | į mV | | Input impedance RF input | | ZiRF | | 10/1.5 | | kΩ/pF | | IF amplit | fier | $Z_{ijF}$ | ĺ | 3.3/1.5 | Ì | kΩ/pF | | AFC offset current without | t signal | $I_{AFC}$ | | | ±10 | μA | | AFC offset current in the v | vhole control range | $\Delta I_{AFC}$ | ļ | l | ±10 | μA | | AFC output current | | $I_{AFC}$ | | ±80 | ł | μΑ | | f <sub>iRF</sub> = 1 MHz ±3 kHz | | | | | | | | Search tuning stop output | | $I_{013}$ | | 2 | ļ | mA | | Search tuning stop output | | $V_{q13}$ | | | 0.4 | V | | Search tuning stop output | _ | | | İ | | i | | | $V_{iRF} = 0 \text{ V}$ | $V_{q13}$ | 11 | | | V | | | $f_{\rm IRF} > 1 \text{MHz} + 3 \text{kHz}$ | $V_{q13}$ | 11 | 1 | | V | | | $f_{\rm IRF} < 1 \text{ MHz} - 3 \text{ kHz}$ | $V_{q13}$ | 111 | 1 | 1 | l v | | Additional data with re | spect to application | ) | | | | | | IF suppression | | a <sub>lF</sub> | i | 40 | 1 | dB | | 3 dB limit frequency of the integrated TP | | $f_{G}^{"}$ | | 5 | ĺ | kHz | | Conversion gain | | Ğ | | 30 | İ | dB | | AGC IF amplifier | | VilFrms | 1 | 100 | | <u>)</u> μV | | Control range ( $\Delta V_{QAF} = 6$ | dB) | а | | 60 | | dB | | Input sensitivity | | $V_{iRFrms}$ | 1 | 30 | | μ٧ | | | 14 4 11 | | 1 | ì | 1 | 1 - | ## Circuit description $V_{qAF}$ at $V_{lRF} \ge 0.7$ ; $V_{qAF}$ at $V_{lRF} = 1.$ mV The impedance converter forwards the input signal $V_{\rm IRF}$ to the symmetrical double balanced mixer. Subsequently the signal is converted to IF with the amplitude-controlled oscillator. An external filter forwards the IF signal to the controlled IF amplifier. The amplifier IF signal and the carrier signal will be converted to AF in the subsequent synchronous demodulator (SD). The 2-stage low pass filter forwards the available AF to the AF output. Via an additional limiter amplifier (LA), the AF uses the carrier signal to control the coincidence demodulator (CD). The output signal of the coincidence demodulator provides the stop pulse during exact tuning and sufficient field strength. <sup>1)</sup> Data does not apply to series measurement processes. Block diagram and measurement circuit MALE TO THE TO 519 ## Oscillator frequency versus current consumption #### Total harmonic distortion versus modulation factor ## Derivation of the AM-SL stop criterion AF output voltage, total harmonic distortion, search tuning stop versus input voltage $V_{\rm S}=$ 15 V, $f_{\rm mod}=$ 1 kHz, $f_{\rm i}=$ 1 MHz 0dB = 775mV (rms) AF output voltage, total harmonic distortion, search tuning stop versus input voltage $V_{\rm S}=$ 15 V; $t_{\rm mod}=$ 1 kHz, t= 1 MHz 0dB = 775 mV (rms) Plug-in location plan Medium wave receiver with search tuning stop pulse ### Preliminary Data **DIP 18** Compare to TDA 4001 the TDA 4010 is an extended AM-receiver. This type is suitable for applications in car radios. The IF-output VIQF is at pin 15. #### **Features** - Internal demodulation - · Search tuning stop signal - · Low total harmonic distortion - · Minimal IF leakage at the AF output - · 2-stage ingrated low pass - Standard IF-output #### **Function description** The monolithic integrated bipolar receiver has been designed to convert, amplify and demodulate AM - signals. In addition, the component provides a search tuning pulse. The search tuning stop pulses are processed from the input signal. The standard AM-IF signal is available at the output of the IR-receiver. #### Circuit description The impedance converter forwards the input signal $V_{\rm IRF}$ to the symmetrical double balanced mixer. Subsequently the signal is converted to IF with the amplitude-controlled oscillator. An external filter forwards the IF signal to the controlled IF amplifier. The amplifier IF signal and the carrier signal will be converted to AF in the subsequent synchronous demodulator. The 2-stage low pass filter forwards the available AF to the AF output. Via an additional limiter amplifier (LA), the AF uses the carrier signal to control the coincidence demodulator (CD). The output signal of the coincidence demodulator provides the stop pulse during exact tuning and sufficient field strength. ## **Maximum Ratings** Maximum ratings cannot be exceeded without causing irreversible damage to the integrated ciruit. | Pos. | Maximum rating for T <sub>amb</sub> = 25 °C | Symbol | min | max | dim | remarks | |------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------|------|------------------------------|---------------------|---------| | 1<br>2<br>3<br>4 | Operating voltage<br>Current consumption<br>Junction temperature<br>Storage temperature | V <sub>S</sub><br>V <sub>S</sub><br>T <sub>J</sub><br>T <sub>S</sub> | - 40 | 15.6<br>33.0<br>150<br>+ 125 | V<br>mA<br>°C<br>°C | | | Therm<br>5<br>6 | nal resistance<br>chip ambient<br>chip package | A <sub>thSU</sub><br>R <sub>thSG</sub> | | 78 | K/W | | #### **Functional Range** Within the functional range, the integrated circuit operates as described; deviations from the characteristic data are possible. | Pos. | Maximum rating for<br>T <sub>amb</sub> = 25°C | Symbol | min | max | dim | remarks | |------|-----------------------------------------------|-------------------|-----------|-----------|---------|---------| | 1 2 | Operating voltage<br>Temperature range | V <sub>Batt</sub> | 7<br>- 25 | 15<br>+85 | °C<br>V | | #### Characteristics The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not stated otherwise, typical characteristics will apply at $t_{amb} = 25^{\circ}$ C and the listed supply voltage. | Pos | . Parameter | Symbo | i Test conditions | Test<br>circuit | Min | Тур | Max | Dim | |-----|------------------------------------------|---------------------------------------|-----------------------------------------------------------|-----------------|-----|------------|-----|-------------------| | • | ply voltage<br>pient temperature | | V <sub>S</sub> = 12V<br>T <sub>V</sub> = 25°C | | | | | | | 1 | Current consumption | | | | | 15 | | mA<br>V | | 3 | Reference voltage<br>IF-output voltage | V <sub>STAB</sub><br>V <sub>QNF</sub> | m = 0.8<br>m = 0.3 | | | 4.8<br>800 | | mV <sub>eff</sub> | | 4 | Total harmonic | | k<br>m = 0.3 | m = 0.8 | | | 1 | 2%<br>% | | 5 | IF-output voltage | $V_{qNF}$ | 20 • Ig (V <sub>qNF</sub> /30mV:<br>V <sub>qNF</sub> /1mV | | | | +3 | dB | | 6 | Input sensitivity | $V_{iHF}$ | $V_{qNF}$ for $V_{iHF} = 1$ mV $-3$ dB | | : | 30 | | $\mu V_{eff}$ | | 7 | Signal-to-noise ratio | S+N<br>N | $m = 0.3$ $V_{iHF} = 10 \mu V_{eff}$ | | } | 6 | | dB | | 8 | Signal-to-noise | S+N | $m = 0.3 V_{iHF} = 1 mV$ | - | | 46 | | d₿ | | 9 | Oscillator voltage | Vosc | | i | | 100 | | mV <sub>SS</sub> | | 10 | Counteroutputvoltag | je V <sub>oz</sub> | | 1 | ! | | 100 | mV <sub>SS</sub> | | 11 | Control range $(\Delta V_{olf} = 6dB)$ | a | | | | 60 | | dB | | 12 | 3dB limit frequency of the integrated TP | t <sub>g</sub> | | | | 5 | | kHz | #### Characteristics The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not stated otherwise, typical characteristics will apply at $t_{amb} = 25^{\circ}$ C and the listed supply voltage. | Pos | . Parameter | Symbo | el Test conditions | Test<br>circuit | Min | Тур | Мах | Dim | |----------------------|------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------|-----------------|-----|------------------------|----------|------------------------------------| | • | ply voltage<br>blent temperature | | V <sub>S</sub> = 12V<br>T <sub>V</sub> = 25°C | | | | | | | 13<br>14<br>15<br>16 | IF-output Pin 15<br>AFC-Offset current | A <sub>IF</sub><br>V <sub>m</sub><br>V <sub>qIF</sub><br>I <sub>AFC</sub> | | | | 40<br>30<br>10<br>± 10 | | dΒ<br>dΒ<br>m <sub>eff</sub><br>μΑ | | 17 | without signal AFC-Offset current over control range | ΔI <sub>AFC</sub> | | | | | ± 10 | μА | | 18 | AFC-current | /AFC | $f_{\text{IHF}} = 1 \text{MHz} \pm 3 \text{kHz}$ | ļ | | | ±80 | μA | | 19 | SLS-output voltage | V12 | $f_{ZF} = 455 \text{kHz}$ | | | | 0.4 | V | | 20 | SLS-output voltage | $V_{12}$ | $F_{ZF} = 0V$ | | 11 | | | V | | 21 | SLS-output voltage | V <sub>12</sub> | $f_{ZF} > 455 \text{kHz} + 3 \text{kHz}$ | | 11 | | | C | | | SLS-output voltage | V <sub>12</sub> | $f_{ZF} > 455$ kHz – 3kHz | | 11 | | <u> </u> | V | | | Input impedance<br>Input impedance | Z <sub>iHF</sub><br>Z <sub>iHF</sub> | Pin 3, 4<br>Pin 18 | | | 10/1.5<br>3.3/1.5 | | kΩ//pF<br>kΩ//pF | ## Pin configuration | Pin-Nr. | pin function | |---------|-----------------------------------| | 1 | Ground | | 2 | Mixer output, IF-circuit | | 3 | RF-input | | 4 | RF-input | | 5 | $V_{Stap}$ | | 6 | Oscillator | | 7 | Supply voltage | | 8 | counter output | | 9 | FM-Demodulator circuit IF-circuit | | 10 | FM-Demodulator circuit IF-circuit | | 11 | AFC-output | | 12 | Search tuning stop output | | 13 | AF-output | | 14 | IF-time constant | | 15 | min. IF-output | | 16 | IF-AP follow up device | | 17 | IF-AP follow up device | | 18 | IF-input | DIP 8 The TDA 4050 B is suitable for use as infrared preamplifier in remote control facilities for radio and TV sets. The IC includes a controlled driver stage with subsequent amplifier stage as well as an amplifier for the threshold value. The circuit is largely balanced. #### **Features** - Internal AGC - Superior large signal stability - Short-circuit proof signal output - Simple connection for an active band filter - Few external components #### Maximum ratings | Supply voltage Junction temperature Storage temperature range | V <sub>S</sub><br>γ <sub>i</sub><br>τ <sub>stg</sub> | 16¹)<br>150<br>—40 to 125 | လူ<br>လူ | |----------------------------------------------------------------------------|------------------------------------------------------|--------------------------------|----------------| | Thermal resistance (system-air) | RthSA | 140 | K/W | | Operating range | | | | | Supply voltage range<br>Ambient temperature range<br>Input frequency range | V <sub>S</sub><br>T <sub>amb</sub> | 9 to 16<br>0 to 70<br>0 to 100 | V<br>°C<br>kHz | <sup>1)</sup> Intermittently 17.5 V ## Characteristics ( $V_s = 15 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ; $f_{IR} = 31 \,\text{kHz}$ ) referred to measurement circuit | | | min | typ | max | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------|------------|----------------------------------|--------------------------| | Current consumption ( $R_L \ge 10 \text{ k}\Omega$ ) | <i>I</i> <sub>6</sub> | 6 | 9 | 12 | mA | | Input voltage for control start input voltage for output signal | V <sub>8rms</sub><br>V <sub>8rms</sub> | | 50 | 85 | μV<br>μV | | Filter output voltage (in control range) | V <sub>4 rms</sub> | 350 | 450 | 550 | m∨ | | Gain<br>Gain | G <sub>4/8</sub><br>G <sub>3/4</sub> | 74 | 77<br>21 | 85 | dB<br>dB | | Total control range Control voltage without input signal Control voltage (v <sub>8 rms</sub> = 100 μV) Control voltage (v <sub>8 rms</sub> = 10 mV) Control voltage (v <sub>8 rms</sub> = 1 V) | ΔG<br>V <sub>2</sub><br>V <sub>2</sub><br>V <sub>2</sub><br>V <sub>2</sub> | 74<br>1325<br>1.5<br>1.9<br>2.1 | 77<br>1425 | 85<br>1525<br>2.1<br>2.45<br>2.6 | dB<br>mV<br>mV<br>V | | Operating points Output current $(V_3 = V_8)$ Output dc voltage for L level Output dc voltage for H level Charge current $(v_{8rms} = 100 \text{ mV}; V_2 = 1.6 \text{ V})$ Discharge current $(v_{8rms} \text{ from 1 mV to 0})$ $(T = 50 \text{ ms})$ | $V_{4/5/7} \ I_3 \ V_{3L} \ V_{3H} \ -I_2 \ I_2$ | 14.6<br>0.4<br>0.4 | 20<br>150 | 2.8<br>500<br>1.0<br>3.0 | V<br>mA<br>mV<br>V<br>mA | | Input resistance Output resistance Rated resistance of the double-T network at pin 4 (unbalanced to ground) | R <sub>iB</sub><br>R <sub>q3</sub><br>R <sub>4</sub> | 2 | 1.8 | | kΩ<br>kΩ<br>kΩ | ## Pin configuration | Pin No. | Function | |---------|-------------------------------------------------| | 1 | Ground | | 2 | Connection for capacitance for prestage control | | 3 | Output threshold amplifier | | 4 | Output active filter | | 5 | Input active filter | | 6 | Supply voltage, positive | | 7 | Unlocking of operating point control | | 8 | Signal input | ## Application circuit II without coil #### Notes Circuit I uses an LC resonant circuit and is of superior quality due to its high selectivity feature (approx. 3 kHz bandwidth at -3 dB). Circuit 2 offers the lower cost solution without coil incl. broadband input selection. Higher requirements as to steady radiation and large signal stability can be met by means of resistor-diode-resistor connection (RDR). #### **Preliminary Data** DIP8 The TDA 4060 is a pre-amplifier suitable for use in radio, TV, automotive and other electronics systems where infrared signal transmission is utilized. #### **Features** - · Low voltage operation - · Wide operating frequency - Few external components ### **Maximum Ratings** Ambient temp. Input freq. | Supply voltage<br>Junction temp.<br>Storage temp. range | v <sub>s</sub><br><sub>Ti</sub><br><sub>Ts</sub> | 7<br>150<br>- 40 to + 125 | °C<br>°C | |---------------------------------------------------------|--------------------------------------------------|---------------------------|----------| | Operating range | | • | • | | Supply voltage | $v_{ m s}$ | 3.5 - 6.5 | v | $T_{amb}$ -40 to +110 20 - 200 °C kHz Additional data available on request. Block diagram with application circuitry # FM IF IC with Search Tuning Stop Pulse, Field Strength Indicator, Mute Setting and Multipath Detector TDA 4210-3 **DIP 18** The TDA 4210-3 has been designed as FM IF component with a special demodulator for application in car radios. The sensitivity level of the input amplifier can be adjusted for applications with search tuning mode. In addition, a search tuning stop pulse is generated. Moreover, the included multipath identification circuit activates an interference suppression circuit in case of multipath interference. The TDA 4210-3 is especially suitable for application in car radios and home receivers which require a search tuning stop pulse and include an interference suppression circuit. #### **Features** - Multipath identification circuit - 7-stage limiter amplifier - Product demodulator - AFC output - Field strength dependent volume control - Generation of search tuning stop pulse - Adjustable limiter threshold - Adjustable muting depth #### Circuit description The integrated circuit includes a 7-stage limiter amplifier with demodulator and non-controlled AF output. The limiter threshold can be raised by approx. 44 dB by means of external circuitry. Within this range the AF output signal can be continuously attenuated by max. 39 dB to eliminate the usually occurring noise products. To suppress variable interference products, e.g. multipath interference, the TDA 4210-3 includes an identification circuit with an externally adjustable time constant. Also included are a field strength output, an AFC output, as well as an open collector output. The latter will be activated at the zero crossing of the detector S-curve. | Maximum ratings | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------| | Ground<br>MUTE input<br>Muting depth | V <sub>1</sub><br>V <sub>2</sub><br>V <sub>3</sub> | 0<br>V <sub>S</sub><br>V <sub>S</sub> | V<br>V | | AF output<br>Search tuning stop signal output<br>AFC output | V <sub>4</sub><br>I <sub>5</sub><br>V <sub>6</sub> | V <sub>S</sub><br>5<br>V <sub>S</sub> | V<br>mA<br>V | | Reference voltage output<br>Phase shift<br>Phase shift | $egin{array}{c} I_7 \ V_8 \ V_9 \end{array}$ | 5<br>V <sub>S</sub><br>V <sub>S</sub> | mA<br>V<br>V | | Field strength Identification output Demodulator time constant Supply voltage Identification input Limiter threshold Operating point feedback | I <sub>10</sub> I <sub>11</sub> V <sub>12</sub> V <sub>S</sub> V <sub>14</sub> V <sub>15</sub> V <sub>16, 17</sub> | 5<br>5<br>V <sub>S</sub><br>18<br>V <sub>8</sub><br>V <sub>8</sub> | mA<br>MA<br>V<br>V<br>V<br>V | | IF input<br>Junction temperature<br>Storage temperature range | V <sub>18</sub><br>T <sub>j</sub><br>T <sub>stg</sub> | V <sub>8</sub> 125 -40 to 125 | °C<br>°C | | Operating range | | | | | Supply voltage IF section demodulator Overall frequency AF (V <sub>QAF</sub> = 1 dB) Ambient temperature | Vs<br>f <sub>if</sub><br>f<br>f <sub>AF</sub><br>T <sub>A</sub> | 7.5 to 15<br>0.4 to 15<br>0.4 to 15<br>0.02 to 150<br>-25 to 85 | V<br>MHz<br>MHz<br>kHz<br>°C | #### Characteristics $V_{\rm S}=8.5\,{\rm V};~V_{\rm i\,IF~rms}=10\,{\rm mV};~f_{\rm i\,IF}=10.7~{\rm MHz};~\Delta f=\pm\,75~{\rm kHz};~f_{\rm mod}=1~{\rm kHz};~Q_{\rm B}\approx20;~T_{\rm A}=25~{\rm ^{\circ}C};$ adjustment when $I_{\rm 7}=0$ ; test circuit 1 | | | Test conditions | min | typ | max | | |--------------------------------------------------------|------------------------------------|------------------------------------------------------------|---------|----------|----------|----------| | Current consumption | $I_{13}$ | | | 27 | 33 | ṁΑ | | Field strength output voltage | V₁o<br>V₁o | $V_{i Frms} = 50 \text{ mV}$<br>$V_{i Frms} = 0 \text{ V}$ | 3.0 | 3.8<br>0 | 0.1 | V | | AF output voltage | $V_{\rm q4rms}$ | | 270 | 380 | 520 | mV | | Total harmonic distortion<br>during FM IF mode | THD | $I_{AFC} = 0$ | | 0.7 | 1.5 | % | | Input voltage for<br>limiter threshold | V <sub>i IF rms</sub> | V <sub>q 4</sub> -3 dB | | 15 | 30 | μV | | AM suppression | a <sub>AM</sub> | m = 30% | 60 | | | dB | | Signal-to-noise ratio | a <sub>S/N</sub> | | 70 | ŀ | | dB | | Current deviation of<br>AFC output | $\Delta I_7$ | $f = f_{\text{ilf}} \pm 50 \text{ kHz}$ | | ±110 | | μА | | AFC offset | $\Delta t_{olf}$ | $V_i = 20 \mu\text{V}10 \text{mV}$ | | , | ±15 | kHz | | Search tuning stop window | $\Delta t_{ST}$ | $R_{6-7} = 22 \text{ k}\Omega$ | | ±18 | | kHz | | Search tuning stop<br>threshold FM | <b>V</b> ist | $V_6 = V_{S/2}$ | | | 70 | μ٧ | | Search tuning stop threshold AM | $V_{t ST}$ | $V_6 = V_{S/2}$ | | | 500 | μ٧ | | Stabilized voltage | $V_7$ | | 3.6 | 4.1 | 4.6 | ٧ | | Adjustable range<br>of limiter threshold<br>via pin 15 | <b>V</b> i IF | $V_{15} = 0$ ; $V_{15} = V_{REF}$ | | 44 | | d₿ | | AF mute | a <sub>AF</sub><br>a <sub>AF</sub> | $V_2 = 0; R_{3-1} = \infty$<br>$V_2 = 0; R_{3-1} = 0$ | 3<br>31 | 7<br>39 | 11<br>47 | dB<br>dB | | AF mute switch-off voltage | $V_2$ | | | 0.5 | 0.75 | V | | MP sensitivity for full<br>drive at pin 1 | V <sub>i 14 rms</sub> | f = 20 kHz | | 5 | | mV | | Charge current pin 12 | $I_{12}$ | pin 14 to ground | | 3 | | mA | | Discharge current pin 12 | $I_{12}$ | pin 14 open, V <sub>12</sub> < 1 V | | 10 | | μΑ | ## Additional data with respect to application (data does not apply to series measurement) | DC voltage AF output | V <sub>q5</sub> | 2.8 | 3.8 | 4.8 | ٧ | |---------------------------------------------------|-----------------------|------|-----|-----|----| | Internal DC current of<br>emitter follower output | $I_4$ | 0.75 | 1 | | mA | | Input resistance for<br>demodulator circuit | R <sub>9-10</sub> | 27 | 35 | | kΩ | | Search tuning stop "low" | V <sub>6</sub> | | | 1.3 | ٧ | | Search tuning stop "high" | <i>V</i> <sub>6</sub> | 7 | | | V | ## Pin description | Pin | Function | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Ground: capacitors for operating point feedback, $V_{\rm S}$ , and $V_{\rm REF}$ decoupling are to be connected directly to pin 1 | | 2 | Mute input for (usually derived from field strength output voltage) dc voltage which attenuates the AF output voltage by the set muting depth (pin 4). Max. attenuation when $V_2 = 0 \text{ V}$ , no attenuation when $V_2 \ge 0.75 \text{ V}$ | | 3 | Muting depth adjustment: by connecting a resistor to ground the requested muting depth can be set. Maximal attenuation of AF output voltage with $R=0$ (approx. 39 dB), minimal attenuation with $R=\infty$ (approx. 7 dB) | | 4 | AF output for demodulated FM-IF | | 5 | Search tuning stop (ST) output is connected when the input field strength exceeds the search tuning stop pulse threshold and the input frequency lies within the search tuning stop pulse window. | | 6 | AFC output: push-pull current output, referenced via a resistor connected to a fixed voltage source (e.g. $V_{\rm REF}$ ). The voltage generated at the resistor is in proportion to the deviation from the nominal input frequency and can be | | • | applied for retuning purposes. | | 7 | Reference voltage: should be RF decoupled to pin 1. The AFC resistor and the potentiometer for the limiter threshold are referenced to $V_{REF}$ . | | 8/9 | Demodulator tank circuit: driven via two integrated capacitors (approx. 40 pF $\pm$ 25%). The circuit voltage should be approx. 200 mV (peak-to-peak) | | 10 | Field strength output: supplies a dc voltage proportional to the input level, which quickly adjusts to changes in the input voltage | | 11 | Identification output: designed as an open NPN collector output, which connects an additional time constant in parallel to pin 2 during multipath interference, or activates another circuit to suppress variable interference. | | 12 | Demodulator time constant: determines the response and hold time of the identification circuit. | | 13 | Supply voltage: to be RF decoupled to pin 1 | | 14 | Identification input: high impedance input ( $R_i \sim 10 \text{ k}\Omega$ ). This input receives variable interference forwarded on the field strength voltage via a high-pass filter. | | 15 | Input for setting limiter threshold: with a potential between $V_{REF}$ and 0 V, the limiter threshold can be varied by approx. 44 dB. | | 16/17 | Operating point feedback to be RF decoupled. For efficient push-push suppression, pin 16 should be blocked against pin 17 and latter to ground (pin 1). | | 18 | IF input: frequency modulated IF voltage is injected at pin 18. | ## Block diagram #### Measurement circuit # Quasi-Parallel sound IC with FM IF, sym. Input and Volume Control **DIP 22** The TDA 4282 T is a controlled AM amplifier with FM demodulator (to produce an intercarrier) and subsequent sound-IF limiting amplifier with coincidence demodulator, standard VCR connection and separate AF-output with volume control. - · Outstanding limiting qualities - · Connection for video recorder - · Little external circuitry # **Maximum ratings** | Supply voltage | $v_{s}$ | 15 | ĮV | |-----------------------------------------|-----------------------|------------|------| | <i>t</i> ≤ 1 min | $V_{s}$ | 16.5 | [V | | Thermal resistance (system-ambient air) | $R_{th SA}$ | 65 | [K/W | | Junction temperature | $T_{\rm j}$ | 150 | [°C | | Storage temperature | $T_{ m stg}$ | ~40 to 125 | l∘c | | Operational range | | | | | Supply voltage | V <sub>s</sub> | 11 to 15 | ĮÝ | | Frequency range AM part | t <sub>AM</sub> | 10 to 60 | MHz | | FM part | t <sub>FM</sub> | 0.01 to 12 | MHz | | Control voltage AM part | $V_2$ | 0 to 5 | v | | Switch current FM part | <i>I</i> <sub>8</sub> | 0.3 to 1 | mA | | Ambient temperature in operation | $T_{ m amb}$ | 0 to 60 | ŀ°C | # Characteristics ( $V_S = 15 \,\mathrm{V}$ , $T_{amb} = 25 \,\mathrm{^{\circ}C}$ ) | | | min | typ | max | | |----------------------------------------------------------------------------|------------------------|-----|-------|-----|-------------------| | Current consumption | <i>I</i> <sub>5</sub> | | 60 | 80 | mA | | AM-part: | | | | | | | AGC-range | ⊿G | | 55 | | dB | | AGC-voltage | V <sub>2</sub> | {o | ł | 5 | V | | Input resistance | R <sub>: 3-4</sub> | | 10 | | kΩ | | Input impedance at max. gain | Z <sub>i 20-21</sub> | 1 | 1.8/2 | | kΩ/pF | | at min. gain | $Z_{i 20 \cdot 21}$ | | 1.9/0 | | kΩ/pF | | Output resistance | $R_{a 6}$ | İ | 500 | | Ω | | | $R_{q7}$ | | 500 | - | Ω | | <b>FM-part</b> : $(f_2 = 5.5 \text{ MHz}; f_{\text{mod}} = 1 \text{ kHz})$ | | | | | | | Input impedance | Z; 9.10 | - 1 | 800 | 1 | Ω | | AM-suppression | a <sub>AM</sub> | i | 42 | | d₿ | | $(V_{19.10} = 1 \text{ mV}; f = 12.5 \text{ MHz}; m = 30\%)$ | | | • | | | | Signal-to-noise ratio ( $V_{ig-10} = 10 \text{ mV}$ ) | a <sub>s/N</sub> | | 85 | - | dB . | | Input voltage for limiting | V <sub>i tim.</sub> | | 60 | 1 | μV | | $(\Delta f = 30 \text{ kHz})$ | | | į | 1 | | | Demodulator output resistance | $R_{ m q 15\cdot 16}$ | - [ | 5.4 | 1 | kΩ | | Output resistance for VCR-recording | $R_{q 12}$ | 1 | | 500 | Ω | | Input resistance for VCR-playback | $R_{i12}$ | 10 | | | kΩ | | Integrated resistor for deemphasis | R <sub>17</sub> | - 1 | 10 | 1 | kΩ | | AF-output voltage | V <sub>q 12</sub> | - 1 | 600 | } | $mV_{rms}$ | | $(V_i = 10 \text{ mV})$ with CDA 5.5 MC 10, $R_{q,11} = 2.9 \Omega$ | V <sub>q 11</sub> | 260 | 300 | } | mV <sub>rms</sub> | | $(\Delta f = 12.5 \text{ kHz})$ | | ĺ | 1 | 1 | | | AF-gain during VCR-playback | $V_{12\cdot 11}$ | | 0.5 | 1 | | | Total harmonic distortion | $THD_{12}$ | | 1 | ĺ | % | | Cross talk $(V_r = 1 \text{ mV})$ | | | | - 1 | | | $V_{12} = 2 V_{\rm rms}$ | $C_{12-13}$ | 50 | 52 | - | dB | | $V_{17} = 0.3 V_{rms}$ | C <sub>12-11</sub> | 60 | 65 | | ₫₿ | | Range of volume control | V <sub>AF max</sub> | 70 | 85 | | dB | | | V <sub>AF min</sub> | 1 | I | ì | 1 | #### Circuit description The TDA 4282 T contains essentially two functional blocks: - A regulated AM amplifier with a peak rectifier to generate the AGC voltage. The AM amplifier drives an FM demodulator, at the output of which the differential sound carrier (38.9 MHz-33.4 MHz = 5.5 MHz) is available. The double sideband portions close to the carrier are suppressed. The 5.5 MHz carrier reaches the functional block via an external selection. - 2. An FM limiter amplifier with coincidence demodulator, a standard VCR connector and a separate AF output with volume control. ### Pin assignment | Pin No. | Pin designation | |---------|-----------------------------------------------------| | 1 | Ground | | 2 | AM-IF control | | 3 | AM amplifier demodulator | | 4 | AM amplifier demodulator | | 5 | Supply voltage (plus) | | 6 | AM amplifier sound carrier output TT 1 | | 7 | AM amplifier sound carrier output TT 2 | | 8 | AM-IF amplifier negative feedback for working point | | 9 | AM-IF amplifier negative feedback for working point | | 10 | FM-IF amplifier IF input | | 11 | AF output | | 12 | VCR connection | | 13 | FM-IF amplifier emitter follower output | | 14 | FM-IF amplifier emitter follower output | | 15 | FM amplifier demodulator | | 16 | FM amplifier demodulator | | 17 | Deemphasis condensator | | 18 | Volume control | | 19 | AM-IF negative feedback for working point | | 20 | AM-IF amplifier IF input | | 21 | AM-IF amplifier IF input | | 22 | AM-IF negative feedback amplifier for working point | **DIP 24** Stereo tone control IC for controlling the trebles, basses, balance, volume, physiology, bandwidth of the AF signals by the aid of dc voltages. It is in compliance with the standards DIN 45500 and IEC 268-3. The component is especially suited for application in TV stereo devices. #### **Features** - Few external components - Low total harmonic distortion - Large output signal capability #### **Maximum ratings** | Supply voltage<br>Reference current<br>Junction temperature<br>Storage temperature range | V <sub>S 16</sub><br>I <sub>REF</sub><br>T <sub>j</sub><br>T <sub>atg</sub> | 0 to 18<br>5<br>150<br>-40 to 125 | V<br>mA<br>°C<br>°C | |------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------|---------------------| | Thermal resistance (system-air) | R <sub>th SA</sub> | 70 | k/w | | Operating range | | | | | Supply voltage<br>Ambient temperature | V <sub>S 16</sub> | 8 to 15.75<br>0 to 70 | \ °C | | Characteristics | | | | | | |-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------|-----------|-----------|----------| | $T_A = 25 ^{\circ}\text{C}$ | | min | typ | max | | | Current consumption P1P4 = 22 k $\Omega$ | I <sub>S16</sub> | | 40 | 70 | mA | | Reference voltage | $V_{REF}$ | 4.5 | 4.8 | 5.2 | V | | Input resistance | R <sub>i 4; 22</sub> | 10 | 14 | 18 | kΩ | | Gain for $V_{24} = V_{REF}^{(1)}$ | $V_q/V_i$ | <b>-4</b> | -1 | 2 | dΒ | | $V_{3, 2, 23} = V_{REF}/2$<br>Gain for $V_{24} = 0^{1}$<br>any position of S3; S4 open | $V_{\rm q}/V_{\rm i}$ | -75 | -85 | | dB | | Control range balance <sup>1)</sup> | V <sub>B max</sub> | 1.5 | 4 | 6 | dB | | $V_{24} = V_{REF}; V_{2,3} = V_{REF}/2$ | V <sub>B min</sub> | -20 | 30 | <br> | dB | | Bass emphasis <sup>1)</sup> | $V_{Bmax}$ | +9 | +12 | +16 | dB | | $V_3 = V_{REF}$ ; $f_i = 40 \text{ Hz}$<br>Bass deemphasis<br>$V_3 = 0$ ; $f_i = 40 \text{ Hz}$ | V <sub>B mín</sub> | -10 | -12 | | dB | | Treble emphasis <sup>1)</sup> | V <sub>T max</sub> | +8.5 | +11.5 | +14.5 | dВ | | $V_2 = V_{REF}$ : $I_i = 15$ Hz<br>Treble deemphasis<br>$V_2 = 0$ ; $I_i = 15$ kHz | V <sub>T min</sub> | -10 | -12 | | dB | | Channel separation S4 open | a <sub>L-R</sub> | 60 | | | dB | | Channel separation (antiphased) for S4 closed | a <sub>L-R</sub> | 3 | 5 | | dB | | Input voltage <sup>1)</sup> | | | | | | | V <sub>2,3</sub> – any | V <sub>i rms 4, 22</sub> | | | 1 | V | | $V_{2,3} = V_{\text{REF}}/2$ | V <sub>i rms 4, 22</sub> | | | 3.5 | ٧ | | Total harmonic distortion <sup>1)</sup> $V_{2,3}$ = as applied; $V_{i,rms}$ = 1 V $f_i$ = 60 Hz to 12 kHz | THD | | 0.5 | 1 | . % | | Total harmonic distortion DIN 45500 <sup>1)</sup> $V_{2,3} = V_{REF}/2$ ; $V_{i,rms} = 1 \text{ V}$ | THD | | 0.3 | 0.6 | % | | Flutter and wow L-R<br>$f_1 = 1$ kHz, $V_q/V_1 = 0$ to 40 dB<br>$f_1 = 20$ Hz to 20 kHz | ∆a <sub>L-R</sub> | | | 2 | dB | | Any regulator | ∆a <sub>L-R</sub> | | | 4 | dB | | Disturbance voltage spacing according to DIN 45405 $f_i = 20 \text{ Hz}$ to 20 kHz; $V_{i \text{ rms}} = 1 \text{ V}$ | a <sub>S+N/N</sub> | 73 | 76 | | dB | | Noise voltage with reference to output $f_i = 20 \text{ Hz}$ to 20 kHz $V_i/V_q = 0 \text{ dB}^{2}$ $V_i/V_q = 50 \text{ dB}$ | V <sub>n rms</sub><br>V <sub>n rms</sub> | | 155<br>10 | 230<br>20 | μV<br>μV | | Output resistance Input current for adjusters | $R_{ m q11,12,14,15} \ I_{ m i2,3,23,24}$ | -20 | 0.2 | 0.3<br>0 | kΩ<br>μA | | $V_{\rm st} = 0$ to $V_{\rm REF}$<br>Input current for switches | I <sub>i 8, 18</sub> | -60 | -13 | 0 | μА | Electrical data identified with 1) is only applicable at $V_{\rm S}=15~{\rm V}$ +5% and $V_{\rm rms}=1~{\rm V}$ . Furthermore, the maximum input voltage decreases in accordance with lower supply voltages. 2) Inputs terminated with 1 k $\Omega$ . | Characteristics<br>$V_S = 15 \text{ V}; T_A = 25 ^{\circ}\text{C}$ | | min | typ | max | | |----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|------|-----------------------------|---------| | Level of the switches<br>H or open<br>Downcontrol diff. of the AF outputs<br>S3 open<br>$V_{24} = 3/4 V_{PEF}$ | V <sub>sw</sub> н<br>V <sub>sW</sub> ∟<br>⊿V <sub>q</sub> | V <sub>REF</sub> -1<br>0<br>14 | 21 | V <sub>REF</sub><br>1<br>28 | dB<br>V | | Disturbance voltage at the output (DIN 45405)<br>$f_1 = 20 \text{ Hz to } 20 \text{ kHz}; V_i/V_0 = -20 \text{ dB}$ | $V_{\mathbf{d}}$ | | 35 | 50 | μ۷ | | Noise voltage CCIR; (DIN $45405$ )<br>$V_{24} = V_{\text{BEF}}$ ; $V_2 = 0$ | $V_{n pp}$ | | | 650 | μ٧ | | Amplitude variation trebles, basses in middle position $V_{23} = V_{\text{RFF}}/2$ ; $f_i = 40 \text{ Hz}$ , 1 kHz, 15 kHz | | | ±0.5 | ±1.5 | d₿ | | Output voltage deviation | $\Delta V_{\rm qL n pp}$ | | | 300 | mV | # Pin description | Pin | Function | |-----|----------------------------------| | 1 | Reference voltage | | 2 | Treble control input | | 3 | Bass control input | | 4 | Input right | | 5 | Cutoff frequency bass | | 6 | Right | | 7 | Cutoff frequency treble right | | 8 | Switch input physiology | | 9 | Start frequency base width right | | 10 | GND | | 11 | Output right | | 12 | Output right | | 13 | Blockage | | 14 | Output left | | 15 | Output left | | 16 | Supply voltage | | 17 | Start frequency base width left | | 18 | Switch input base width | | 19 | Cutoff frequency treble left | | 20 | Cutoff frequency bass | | 21 | Left | | 22 | Input left | | 23 | Baiance control input | | 24 | Volume control input | #### Circuit description The component includes 5 operational amplifiers per stereo channel. The operational amplifiers are equipped with either dc voltage controlled attenuators or switches. By applying potentiometers to the externally connected capacitors, the emphasis or deemphasis of low or high frequencies can be controlled. The base width can be switched by the subsequent stage. This stage will not respond during open switch status. However, with a closed switch, antiphased crosstalk of estimated 66% occurs at a frequency of approx. 300 Hz, which has been determined by one of the external capacitors. To ensure that the base width effect remains independent of the balance setting, balance control is performed subsequently to the base width control. The volume control is comprised of 2 stages. The identical configuration and parallel layout of these stages, designed to affect base width, balance, and volume, provide at the same time simultaneous electrical and thermical tracking. In the volume stage the rising incline of the volume characteristic can be switched to lower values. Both outputs have been equipped with a resistor capacitor network for physiologically correct amplification adjustment. Frequency independent (linear) amplification adjustment is obtained during the identical rise of the volume characteristic at both outputs. In order to prevent disruptive clicking noises, the delay switch releases the AF output voltage subsequently to the supply voltage and voltage stabilization in the component. # Pin description | Pin | Function | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Reference voltage, typ. 4.8 V | | 2 | Adjusting input for treble control. Adjusting range 0 V to $V_1$ .<br>PNP transistor input, the base current flows out. | | 3 | Adjusting input for bass control. Features like pin 2. | | 4 | Signal input right. The dc socket is approx. $V_{16}/2 = 0.7$ V. The input resistance is frequency-dependent (minimum at high frequencies) and dependent on the position of the bass control (minimum at full low-frequency peaking) | | 5, 6 | Connections for external capacitance of the right bass control $f_{adB} \approx 1/C_{5.6}$ . | | 7 | Connection for ext. capacitance of the right treble control. $f_{3dB} \approx 1/C_7$ | | 8 | Switching input for physiology. Internal pull-up resistance against $V_1$ is available. Physiology "ON" for not connected pin or $V_8 \ge V_1 - 1$ V. | | 9 | Connection for network of the stereo basewidth enlargement. Crosstalk ≈ 1/Rg. | | | , 1 | | | $f_{3dB} = \frac{1}{2\pi C_9 (R_9 + 3 \text{ k}\Omega)}$ | | 10 | GND | | 11, 12 | AF outputs right. (NPN emitter follower). At physiology "OFF" both outputs supply the same level. At physiology "ON" a level difference dependent on the volume adjustment occurs. (Pin 11 is on a higher level). | | 13 | Blocking for internal dc operating points. The capacitance determines also the duration of the switch-on delay after applying $V_{is}$ . | | 14,15 | AF outputs left. The function corresponds to the function of pin 11, 12. (pin 11 = pin 15, pin 12 = pin 14) | | 16 | Supply voltage | | 17 | Like pin 9, left | | 18 | Switching input for basewidth, Internal pull-up resistance against $V_1$ is available. Basewidth "OFF" for not connected pin or $V_{18} \ge V_1 - 1$ V. | | 19 | Like pin 7, left | | 20, 21 | Like pin 5, 6, left | | 22 | Input left, features like pin 4. | | 23 | Adjusting input for balance control. Features like pin 2. | | 24 | Adjusting input for volume control. Features like pin 2. | # **Block diagram** # **Application circuit** #### Bass and treble control S3 closed, S4 open # Disturbance voltage spacing #### Base width circuits #### a) Stereo reception i.e. normal linear frequency response and stereo sensation with closely spaced loudspeakers. With the base width ON the base-width effect has a time constant of 22 nF/15 k $\Omega$ , i.e. the subjective spacing between the loudspeakers is greater. #### b) Mono reception (with base width ON) Normal linear frequency response and mono sensation. With the base width ON there is a deemphasis of approx. —5 dB from about 300 Hz onwards. This causes slight treble deemphasis and the acoustic impression is duller and somewhat quieter. Effect: At mono signal: trebles approx. —5 dB At stereo signal: cross-talk over 300 Hz # a) Stereo reception and base width ON The trebles are emphasized from 300 Hz onwards by up to $\pm 5$ dB (time constant 8.2 k $\Omega$ and 4 nF), i.e. with the base width switched on there is simultaneously a slight change in the timbre of the acoustic impression. #### b) Mono reception and base width ON Switching on the base width produces no change at all in the acoustic impression. Effect: At mono signal: no influence At stereo signal: trebles approx. +5 dB #### a) Stereo reception and base width ON From 300 Hz onwards emphasis of the trebles by $\pm 2.5$ dB with the corresponding time constants. #### b) Mono reception and base width ON From about 300 Hz onwards deemphasis by about -2.5 dB. With the corresponding time constants this produces a slight loss of treble and makes the acoustic impression darker and quieter. Effect: At mono signal: trebles approx. -2.5 dB At stereo signal: trebles approx. +2.5 dB **Physiological volume control (loudness)** versus frequency and capacitance values $C_x$ $G_v$ deviations for different capacitances ( $R_L$ at output 1 $M\Omega$ ). **Physiological volume control (loudness)** versus frequency and load resistance R Output loaded with R ( $C_v = 3.3$ nF; $C_x = 680$ nF). # Bass and treble control versus frequency $G_v$ deviations for different capacitances (load at output 1 M $\Omega$ ) # Alteration of frequency response through component tolerances #### Bass control | Capacitor | Pin 21/20 - 5/6 | C = 68 nF | |------------------------------------|---------------------------------------------------------------------------------|------------| | 68 nF 20%<br>68 nF<br>68 nF +- 20% | $G_{V} = + 1.5 \text{ dB}$<br>$G_{V} = 0 \text{ dB}$<br>$G_{V} = -1 \text{ dB}$ | f=100 Hz | ### Treble control | Capacitor | Pin 19 – 7 | C = 1.8 nF | |----------------------------------------|--------------------------------------------------|-------------| | 1.8 nF — 20%<br>1.8 nF<br>1.8 nF + 20% | $G_V = -1$ dB<br>$G_V = 0$ dB<br>$G_V = +1.5$ dB | f = 10 kHz | # Physiology network | Capacitor for bass empt | nasis | $C_x = 330 \text{ nF}$ | |----------------------------------------|------------------------------------------------------------------------|------------------------| | 330 nF — 30%<br>330 nF<br>330 nF + 40% | $G_v = -3 \text{ dB}$<br>$G_v = 0 \text{ dB}$<br>$G_v = +2 \text{ dB}$ | f = 100 Hz | | Capacitor for treble emp | hasis | $C_y = 3.3 \text{ nF}$ | | 3.3 nF — 20%<br>3.3 nF<br>3.3 nF + 40% | $G_v = 1 dB$<br>$G_v = 0 dB$<br>$G_v = +2 dB$ | f = 10 kHz | # Terminating resistor | $R_{\rm A} = 10 \rm k\Omega$ | $G_V = -5$ dB | | |-------------------------------|---------------------------|------------| | $R_A = 22 \text{ k}\Omega$ | $G_V = -2.5 \text{ dB}$ | | | $R_A = 47 \mathrm{k}\Omega$ | $G_V = -1$ dB | f = 20 Hz | | $R_A = 100 \text{ k}\Omega$ | $G_{V} = -0.5 \text{ dB}$ | | | $R_A = 1 M\Omega$ | $G_v = 0$ dB | | # Preliminary data SIP 9 The integrated circuit TDA 4600-3 is designed for driving, controlling, and protecting the switching transistor in self-oscillating flyback converter power supplies. In addition to its application in TV receivers and video tape recorders, this IC can also be used in hifi devices and active loud speakers due to its wide control range and high voltage stability. - Direct control of the switching transistor - Low start-up current - Reversing linear overload characteristic - Base current drive proportional to collector current ### **Description of function** This IC is designed for driving a bipolar power transistor and for performing all necessary control and protective functions in self-oscillating flyback converter power supplies. Owing to the IC's outstanding voltage stability, which is maintained even at major load fluctuations, the IC is suited for consumer as well as for industrial applications. The rectified line voltage is applied to the series connection of the power transistor and the primary winding of the flyback transformer. During the on-phase of the transistor, energy is stored in the primary winding and released to the consumer via the secondary winding. The IC controls the power transistor in such a way that the secondary voltage is kept at a constant value independently of changes in the line voltage or load. The control information required is derived from the rectified line voltage during the on-phase as well as from a secondary winding during the off-phase. Load differences are compensated by altering the frequency, line voltage fluctuations are additionally counteracted by changing the pulse duty factor. This results in the following load-dependent modes of the SMPS: Open-loop or small load: Secondary voltage slightly above the desired value Control: Load-independent secondary voltage Overload: In case of a secondary overload or short circuit, the secondary voltage is decreased at the point of return as a function of the load current, following a reversing characteristic. #### Description of use A flyback converter designed for color TV sets, applicable between 30 W and 120 W and for line voltages ranging from 160 V to 270 V, is described on one of the following pages. On the subsequent pages the major pulses and diagrams can be found. The line voltage is rectified by bridge rectifier Gr1 and smoothed by $C_3$ . During start-up the IC current is supplied via the combination $Gr2+R_{11}$ while, in the post-transient condition, it is additionally supplied via winding 13/11 and rectifier Gr3. The size of filter capacitor $C_9$ determines the turn-on behavior. Switching transistor T1 is a BU 208. Parallel capacitance $C_{11}$ and primary winding 1/7 form a resonant circuit, thus limiting the frequency and amplitude of collector-emitter voltage overshoots upon turn-off of T1. $R_{12}$ , Gr4, $C_{10}$ , $R_{15}$ and Dr2 are elements to improve the switching behavior of T1. The inductance of the primary winding determines the current increase in T1. This sawtooth-shaped current rise is simulated at network $R_5C_8$ and applied to pin 4 of the IC. Depending of the dimensions of the primary inductance, timing element $R_5C_8$ is to be adapted to the current rise angle in T1. Thus, during the on-phase, the IC receives control information at pin 4 in the form of the simulated energy content of the primary winding as a function of the line voltage versus time. Fluctuations at pin 3 are recognized by control winding 9/15. This measure requires fixed coupling to secondary winding 2/16. The control winding is also used for feedback and permits self-oscillating conditions in parallel circuit $C_{11}$ /primary inductance if power transistor T1 is blocked. In this way the maximum open-loop frequency is determined. The control voltage required at pin 3 is rectified by diode Gr5 and smoothed by capacitor $C_6$ . Furthermore, resistor $R_8$ and $C_6$ form a timing element. Due to these circumstances, fast changes in the control voltage are filtered out, i.e. the controlling element does not respond until several periods have occured. The secondary voltage can be set by means of the voltage divider formed of resistors $R_7$ , $R_6$ , $R_3$ and $R_2$ . Reason: in the IC the control voltage at pin 3 is compared with a stable, internal reference voltage. According to the result of this comparison, frequency and pulse duty factor are corrected until the secondary voltage selected by $R_7$ has established itself. In the case of overload or short circuit on the secondary side, only a small voltage portion is passed to control winding 9/15; the reference voltage at pin 1 becomes directly active at control input pin 3 and activates an overload amplifier (point of return), which drives power transistor T1 down to a smaller pulse duty factor. The line power output is reduced to 6 VA. For all operating ranges of the SMPS, the zero passages of the voltage at the control winding contain information on pulse duty factor and switching frequency of switching transistor T1, or on the open-loop frequency. Conditioning of the corresponding signal at pin 2 is performed by series resistor $R_4$ , and by integrated limiter diodes. Timing network $R_8C_4$ suppresses HF spikes at pin 2. Before the line voltage drops below its minimum value, the SMPS must be switched off in order to obtain defined on/off conditions. Winding 11/13 is configured in such a way that the voltage at pin 9 changes linearly with the rectified line voltage. The IC goes into on-state if $V_9 \ge 12.3$ V, and into off-state if $V_9 \le 5.7$ V. The drive of the power transistor will be blocked as soon as $V_9 \le 6.7$ V. Pin 5 is connected to pin 9 via resistor $R_9$ , since the IC's output is not enabled until voltages $V_6 \ge 2.7 \text{ V}$ prevail. On the secondary side start-up voltages from $V_{\rm 1sec}$ to $V_{\rm 4scc}$ are available. If switch S1 is put into open position, standby is set automatically, with a secondary effective power of approx. 3 W being tapped from winding 12/16. Resistors $R_{\rm 13}$ and $R_{\rm 14}$ form a basic load of voltages $V_{\rm 1sec}$ and $V_{\rm 2sec}$ . They contribute to maintaining standby conditions, i.e. $V_{\rm sec}$ rise $\leq 20\%$ . Capacitors $C_{\rm 12}$ through $C_{\rm 16}$ prevent spikes caused by reversing rectifiers Gr6 and Gr9. The secondary voltages are smoothed by the charging electrolytic capacitors $C_{\rm 16}$ through $C_{\rm 19}$ . After the line voltage has been applied at time $t_0$ , the following voltages start to increase: - $-V_9$ according to the half-cycle charge via $R_{11}$ . - $V_4$ to $V_{4 \text{ max}}$ (typ. 6.2 V) - V<sub>5</sub> to the value determined by R<sub>9</sub> In this case the current consumption of the IC is smaller than 3.2 mA. If $V_9$ reaches the threshold 12.3 V, the IC will switch on the reference voltage of pin 1. The current consumption rises to typically 80 mA. The primary current voltage transformer adjusts $V_4$ down to $V_{\rm REF/2}$ and the start pulse generator produces the start pulse. Feedback to pin 2 starts a subsequent pulse and so forth. The width of all pulses, including the start pulse, is controlled by the control voltage at pin 3. During turn-on the control voltage corresponds to standby conditions, i.e. $V_3 = V_{\rm REF/2} + 50$ mV. The IC begins with narrow pulses, which become wider depending on the feedback control voltage. Instantly, the IC operates in the control mode. The control loop is in a post-transient state. If, during start-up, voltage $V_9$ drops below the turn-off threshold $V_9 \le 7.8$ V, the start-up phase will be terminated (pin 8 is switched to Low). Since the IC remains in the on-state, $V_9$ drops further to $V_9 \le 5.7$ V. The IC switches to the off-state, $V_9$ is now able to rise again and a new start-up phase may begin. After the IC has been started, it will operate in the control mode. The voltage at pin 3 is typically $V_{\rm REF/2} + 0.2$ V. If the output is loaded, the control amplifier allows wider charge pulses to occur ( $V_{\rm g}={\rm H}$ ). The peak value of the voltage at pin 4 rises to $V_{\rm 4}=V_{\rm REF}$ . Upon an increase in the secondary load the overload amplifier begins adjusting the pulse width down. Since altering of the pulse width is reversed, this is referred to as the reverse point of the SMPS or point of return. In case of a short circuit on the secondary side, the overload amplifier will adjust the pulse width to typically 1.6 $\mu$ s and reduces the pulse duty factor to <1:100. The SMPS decreases the line power consumption to typically 6 VA. A small pulse duty factor entails a drop in supply voltage $V_{\rm g}$ below the threshold $V_{\rm g} \le 6.7$ V causing a drive interrupt of the switching transistor and a continued drop of supply voltage $V_{\rm g}$ . If supply voltage $V_{\rm g} \le 5.7$ V, the IC is turned off and enters into a new start-up phase. This intermittent periodic duty operation is continued until the short circuit on the secondary side has been eliminated. If the secondary side is unloaded (standby), the control pulse width becomes narrower. The frequency rises. During open-loop operation the approximate natural frequency of the system (75 kHz) is obtained; pulse duty factor 1:11. The rise of the secondary voltages is approx. 20%. If resistors $R_{13}/R_{14}$ were absent, the IC would have to perform adjustment beyond the natural frequency of the system, with the zero passage identification only recognizing every 2nd, 3rd or 4th zero passage as a pulse start, i.e. the frequency would divide down to the 2nd, 3rd or 4th subharmonic. The pulse duty factor is thus diminished to 1:22, 1:33, or 1:44, respectively. The pulse width remains constant at approx. 1.2 $\mu$ sec. A certain small pulse duty factor causes supply voltage $V_9$ to drop below the threshold voltage $V_9 \le 6.7$ V. Then, the interrogation intermittent periodic duty operation begins as already described for the short circuit case. Constant open-foop operation will not continue until resistors $R_{13}/R_{14}$ have been loaded. #### Circuit description - Pin 1: Reference voltage output, overload-protected. $I_{1_{\max}} = 5$ mA. All modules, excluding the IC's output stage, are supplied by the internal reference voltage. - Pin 2: The zero passage identification driving the control logic identifies the discharged status of the transformer at the zero passage of voltage $V_2$ from negative to positive values and enables the logic for pulse start, which is driven by trigger start. - Pin 3: The control voltage supplied to this pin is compared with two stable reference potentials in the control amplifier, in overload identification and during standby. The outputs of these stages operate onto the trigger hold, thus terminating the pulse. - Pin 4: A voltage proportional to the collector current of the switching transistor is generated on the basis of the external RC combination in conjunction with the collector current simulation block. This voltage introduces the beginning of a pulse at a stable voltage via trigger start and determines at a second stable voltage (reverse point) the absolute maximum pulse (with respect to time length) in trigger hold. At the same time the rise angle of the voltage proportional to the collector current of the switching transistor is impressed onto the base current amplifier, and, in accordance with the smallest current amplification B of the switching transistor to be expected, the base of the switching transistor is driven via pin 8. - Pin 5: If a voltage ≥ 2.7 V is applied, the control logic is enabled via the trigger. Pins 7/8 are driven by the coupling capacitor charge circuit and the base current. In case a voltage ≤1.8 V prevails, base current switch-off pin 7 is clamped at a voltage V<sub>7</sub> ≤1.3 V; driving of the switching transistor is impossible. The IC will not be enabled again until the voltage at pin 9 has dropped below 5.7 V, the IC has been turned off and the SMPS has entered a new start-up phase. - Pin 6: GND - Pin 7/8: Via the voltage controller and the coupling capacitor charge circuit, the output stage of the IC is dc-adjusted to the switching transistor. The switching transistor is driven via a base current amplifier and pin 8, while it is blocked via the basic current switch-off and pin 7. - Pin 9: Current supply of the IC. # **Maximum ratings** | | | min | max | | |-------------------------------|-----------------------|------------|----------------|-----| | Supply voltage | V <sub>9</sub> | 0 | 20 | v | | Voltages | | | | | | Reference output | $V_1$ | 0 | 6 | ٧ | | Identification input | $V_2$ | -0.6 | 0.6 | V | | Control amplifier | $V_3$ | 0 | 3 | V | | Collector current simulation | $V_4$ | 0 | 8 | V | | Blocking input | <i>V</i> <sub>5</sub> | 0 | 8 | V | | Base current cut-off point | $V_7$ | 0 | V <sub>9</sub> | V | | Base current amplifier output | $V_8$ | 0 | V <sub>9</sub> | V | | Currents | | | | | | Feedback zero passage | $I_{i2}$ | -5 | 5 | mA | | Control amplifier | $I_{i3}$ | -3 | 3 | mA | | Collector current simulation | $I_{i4}$ | 0 | 5 | mA | | Base current cut-off point | $I_{q7}$ | 0 | 1.5 | Α | | Base current amplifier output | $I_{q8}$ | -1.5 | 0 | Α | | Junction temperature | $T_{\rm stg}$ | | 125 | °C | | Storage temperature range | $T_{ m stg}$ | <b>-40</b> | 125 | °C | | Thermal resistances | | | | | | junction-air | R <sub>th JA</sub> | 1 | 70 | K/W | | junction-case | R <sub>th JC</sub> | | 15 | K/W | | Operating range | | | | | | Supply voltage | V <sub>9</sub> | 7.8 | 18 | V | | Case temperature | T <sub>c</sub> | 0 | 85 | °c | | | .0 | • | 1 | " | min typ max #### Characteristics $T_{\rm A} = 25\,^{\rm o}{\rm C}$ ; according to measurement circuit 1 and diagram | Start operation | | | | | | |--------------------------------------------------------------------------------------------------|---------------------|--------------|-------------|------------|----------| | Current consumption (V <sub>1</sub> not yet switched on) | | | | | | | $V_9 = 2 V$ $V_0 = 5 V$ | $I_{9} I_{9}$ | | 1.5 | 0.5<br>2.0 | mA<br>mA | | $V_9 = 3.0$ V | $I_9$ | 1 | 2.4 | 3.2 | mA | | Switching point for V <sub>1</sub> | $\vec{V}_9$ | 11.0 | 11.8 | 12.3 | v | | Normal operation | | | | | | | $V_9 = 10 \text{ V}; V_{\text{cont}} = -10 \text{ V}; V_{\text{clock}} = \pm 0.5 \text{ V}; f =$ | = 20 kHz; pu | ilse duty fa | ictor 1:2 a | fter switc | h-on | | Current consumption | | | | | | | $V_{\text{cont}} = -10 \text{ V}$ | $I_9$ | 110 | 135 | 160 | mA | | $V_{cont} = 0 \text{ V}$ | $I_9$ | 50 | 75 | 110 | mA | | Reference voltage | | 1 | | | | | $I_1 < 0.1 \text{ mA}$ | $V_1$ | 4.0 | 4.2 | 4.5 | V | | $I_1 = 5 \text{ mA}$ | $V_1$ | 4.0 | 4.2 | 4.4 | V | | Temperature coefficient of reference voltage | TC <sub>1</sub> | | 10-3 | | 1/K | | Control voltage $V_{cont} = 0 \text{ V}$ | $V_3$ | 2.3 | 2.6 | 2.9 | V | | Collector current simulation voltage | | | | | | | $V_{cont} = 0 \text{ V}$ | V <sub>4</sub> *) | 1.8 | 2.2 | 2.5 | V | | $V_{\text{cont}} = 0 \text{ V/}-10 \text{ V}$ | $\Delta V_4^*$ | 0.3 | 0.4 | 0.5 | V | | Blocking input voltage | $V_5$ | 6.0 | 7.0 | 8.0 | V | | Output voltages | | | | ĺ | | | $V_{\rm cont} = 0 \text{ V}$ | V <sub>q7</sub> *) | 2.7 | 3.3 | 4.0 | V | | $V_{\rm cont} = 0 \text{ V}$ | V <sub>08</sub> *) | 2.7 | 3.4 | 4.0 | V | | $V_{\text{cont}} = 0 \text{ V/} - 10 \text{ V}$ | ΔV <sub>α8</sub> *) | 1.6 | 2.0 | 2.4 | V | | Feedback voltage | $V_2$ | | 0.2 | | V | | Protective operation | | | | | | #### Protective operation $V_9 = 10 \text{ V}$ ; $V_{cont} = -10 \text{ V}$ ; $V_{clock} = \pm 0.5 \text{ V}$ ; f = 20 kHz; pulse duty factor 1:2 | Current consumption | | | | | | |--------------------------------------------|--------------------|-----|-----|-----|----| | V <sub>5</sub> < 1.8 V | $I_9$ | 14 | 22 | 28 | mA | | Turn-off voltage | | | | | | | <i>V</i> <sub>5</sub> < 1.8 V | $V_{ m q7}$ | 1.3 | 1.5 | 1.8 | V | | Turn-off voltage | | | | | | | <i>V</i> <sub>5</sub> < 1.8 ∨ | $V_4$ | 1.8 | 2.1 | 2.5 | V | | External blocking input | | | | | | | Enable voltage | | | | | | | $V_{cont} = 0 \text{ V}$ | $V_5$ | | 2.4 | 2.7 | ٧ | | Blocking voltage | | | | | | | $V_{\text{cont}} = 0 \text{ V}$ | $V_5$ | 1.8 | 2.2 | | V | | Supply voltage blocked for V <sub>8</sub> | | | ļ | | | | $V_{\text{cont}} = 0 \text{ V}$ | $V_9$ | 6.7 | 7.4 | 7.8 | V | | V₁ turned off (if V₀ is further decreased) | $\Delta V_{\circ}$ | 0.3 | 0.6 | 1.0 | V | <sup>\*)</sup> DC component only # Characteristics $T_{\rm A} = 25\,^{\circ}{\rm C}$ ; according to measurement circuit 2 | | | Test conditions | min | typ | max | | |-------------------------------------|--------------------------------------------------|-----------------------------|-----|----------------|----------|----------------| | Turn-on time<br>(secondary voltage) | ton | | | 350 | 450 | ms | | Voltage change<br>(S3 = closed) | $\Delta V_{2\mathrm{sec}}$ | $\Delta N_3 = 20 \text{ W}$ | | 100 | 500 | mV | | Sound output power (S2 = closed) | $\Delta V_{2\mathrm{sec}}$ | $\Delta N_2 = 15 \text{ W}$ | | 500 | 1000 | mV | | Standby operation<br>(S1 = open) | ∆V <sub>2 sec</sub><br>f<br>N <sub>primary</sub> | Sec. useful load = 3W | 70 | 20<br>75<br>10 | 30<br>12 | V<br>kHz<br>VA | # Pin description | Pin | Designation | Function | |-----|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>REF</sub> output | The IC adjusts the secondary voltage of the SMPS to a multiple of the reference voltage $V_{\rm HEF}$ . | | 2 | Zero passage identification | Input for oscillator feedback. After build-up, each zero passage of the feedback voltage (rising edge) triggers an output pulse at pin 8. The trigger threshold is typically -30 mV. | | 3 | Control amplifier and overload amplifier input | Information input for secondary voltage. The output pulse width at pin 8 is adapted to the load on the secondary side by comparing the control voltage gained from the control winding of the transformer to the reference voltage (normal, overload, short-circuit, open-loop operation). | | 4 | Collector current simulation | Information input for primary voltage. The rise of the primary current in the primary winding is simulated as voltage increase at pin 4 by means of an external RC element. If a value derived from the control voltage at pin 3 is reached, the compensating pulse at pin 8 is terminated. The RC element serves for setting the maximum power at the point of return. In this point, the amplitude of the sawtooth-shaped voltage at pin 4 rises to the value of $V_{\rm REF}$ . | | Pin | Designation | Function | |-----|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | Protective input | For response of the oscillator a voltage of at least 2.7 V must be applied at pin 5. In case of disturbance, an additional secondary pulse at pin 8 is prevented if the voltage drops below 1.8 V, which is the protective threshold value. | | 6 | Ground | The capacitor at pin 4 is to be directly connected to pin 6. The primary current of the transformer is not to be routed through this connection. | | 7 | DC voltage output for charging coupling capacitor | Current sink after an output pulse and charging source for the coupling capacitor before an output pulse. | | 8 | Pulse output drive of switching transistor | Current source for output pulse. The output current is adjusted according to the voltage rise at pin 4 with the aid of the resistor between pins 7 and 8. Thus, oversaturation of the external power transistor is prevented. | | 9 | Current supply | For start-up of the SMPS the following conditions must be met: — The reference voltage at pin 1 is turned off — Subsequently, at pin 9, a rise of the supply voltage up to a value exceeding 12.3 V — At pin 5 the voltage is above 2.7 V. During operation the supply voltage is monitored for undervoltage. For values below 6.7 V the output pulses at pin 8 are blocked and for values below 5.7 V the reference voltage is turned off as an additional measure. These are the preconditions for a new oscillator start-up. | ## **Block diagram** # Measurement circuit 1 #### Measurement circuit 2 ## **Application circuit** # Supplements to test and measurement circuit 2 # Measurement diagram for overload operation, measurement circuit 1 # Control ICs for Switched-Mode Power Supplies TDA 4601 D SIP 9 DIP 18 The integrated circuit TDA 4601/D is designed for driving, controlling and protecting the switching transistor in self-oscillating flyback converter power supplies as well as for protecting the overall power supply unit. In case of disturbance, the rise of the secondary voltage is prevented. In addition to the IC's application range including TV receivers, video tape recorders, hifi devices and active loudspeakers, it can also be used in power supply units for professional applications due to its wide control range and high voltage stability during increased load changes. #### **Features** - Direct control of the switching transistor - Low start-up current - Reversing linear overload characteristic - Base current drive proportional to collector current - Protective circuit for case of disturbance # Maximum ratings | · | | min | max | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------|--------------------------------| | Supply voltage | V <sub>9</sub> | 0 | 20 | V | | Voltages | | | | | | Reference output Zero passage identification Control amplifier Collector current simulation Blocking input Base current out-off point Base current amplifier output | V <sub>1</sub><br>V <sub>2</sub><br>V <sub>3</sub><br>V <sub>4</sub><br>V <sub>5</sub><br>V <sub>7</sub><br>V <sub>8</sub> | 0<br>-0.6<br>0<br>0<br>0 | 6<br>0.6<br>3<br>8<br>8<br><i>V</i> <sub>9</sub> | V<br>V<br>V<br>V<br>V | | Currents | *3 | | , -9 | 1 | | Zero passage identification Control amplifier Collector current simulation Blocking input Base current cut-off point Base current amplifier output Junction temperature Storage temperature range | $I_{12} \ I_{13} \ I_{14} \ I_{15} \ I_{q7} \ I_{q8} \ T_{j} \ T_{stg}$ | -5<br>-3<br>0<br>0<br>-1<br>-1.5 | 5<br>3<br>5<br>5<br>1.5<br>0<br>125<br>125 | mA<br>mA<br>mA<br>A<br>A<br>°C | | Thermal resistances: system-air TDA 4601 system-case TDA 4601 system-air <sup>1)</sup> TDA 4601 D system-air <sup>2)</sup> TDA 4601 D | R <sub>thSA</sub><br>R <sub>thSC</sub><br>R <sub>thSA</sub><br>R <sub>thSA1</sub> | 70<br>15<br>60<br>44 | | K/W<br>K/W<br>K/W<br>K/W | | Operating range | | | | | | Supply voltage Case temperature TDA 4601 Ambient temperature range <sup>3)</sup> TDA 4601 D | V <sub>9</sub><br>T <sub>C</sub><br>T <sub>A</sub> | 7.8 to 18<br>0 to 85<br>0 to 70 | | ိုင္<br>V | <sup>1)</sup> Case soldered on PC board without cooling surface 2) Case soldered on PC board with copper-clad 35 µm layer, cooling surface 25 cm<sup>2</sup> <sup>3)</sup> $R_{thSA1} = 44 \text{ K/W} \text{ and } P_V = 1 \text{ W}$ | Ch | | | ٠ | -:- | | | |-------|---|----|---|-----|-----|--| | 1 . r | ж | ж. | | 113 | 116 | | $T_A = 25$ °C according to measurement circuit 1 and diagram | according to measurement circuit I and t | nayranı | 1 | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------|-------------------------|---------------------------|---------------------| | | | min | typ | max | | | Start operation | | | | | | | Current consumption ( $V_1$ not yet switched on) $V_9=2$ V $V_9=5$ V $V_9=10$ V Switching point for $V_1$ | $I_9 \ I_9 \ V_9$ | 11.0 | 1.5<br>2.4<br>11.8 | 0.5<br>2.0<br>3.2<br>12.3 | mA<br>mA<br>mA<br>V | | Normal operation $V_9 = 10 \text{ V}$ ; $V_{\text{cont}} = -10 \text{ V}$ ; $V_{\text{clock}} = \pm 0.5 \text{ V}$ ; $f = | = 20 kHz; | | | | | | Current consumption $V_{cont} = -10 \text{ V}$ $V_{cont} = 0 \text{ V}$ | $I_{9} \ I_{9}$ | 110<br>50 | 135<br>75 | 160 | mA<br>mA | | Reference voltage $I_1 < 0.1 \text{ mA}$<br>$I_1 = 5 \text{ mA}$ | V <sub>1</sub><br>V <sub>1</sub> | 4.0<br>4.0 | 4.2<br>4.2 | 4.5<br>4.4 | v<br>v | | Temperature coefficient of reference voltage Control voltage V <sub>cont</sub> = 0 V | TC <sub>1</sub><br>V <sub>3</sub> | 2.3 | 10 <sup>-3</sup><br>2.6 | 2.9 | 1/K<br>V | | Collector current simulation voltage V <sub>cont</sub> = 0 V V <sub>cont</sub> = 0 V/-10 V Clamping voltage | V <sub>4</sub> *)<br>ΔV <sub>4</sub> *)<br>V <sub>5</sub> | 1.8<br>0.3<br>6.0 | 2.2<br>0.4<br>7.0 | 2.5<br>0.5<br>8.0 | V<br>V<br>V | | Output voltages $V_{cont} = 0 \text{ V}$ $V_{cont} = 0 \text{ V}$ $V_{cont} = 0 \text{ V}/-10 \text{ V}$ | V <sub>q7</sub> *)<br>V <sub>q8</sub> *)<br>∆V <sub>q8</sub> | 2.7<br>2.7<br>1.6 | 3.3<br>3.4<br>2.0 | 4.0<br>4.0<br>2.4 | V<br>V | | Foodback voltage | 17 *1 | <b>L</b> | 100 | 1 | i v | ## Protective operation Feedback voltage $V_9 = 10 \text{ V}; V_{\text{cont}} = -10 \text{ V}; V_{\text{clock}} = \pm 0.5 \text{ V}; f = 20 \text{ kHz};$ duty cycle 1:2 | Α. | | | | |------|--------|-------|---------| | 1 31 | ILLOUI | CODSI | ımation | | <i>V</i> <sub>5</sub> < 1.9 ∨ | $I_9$ | 14 | 22 | 28 | mA | |----------------------------------------------|----------------|---------------------------------------|----------------------|-----|-----| | Switch -off voltage | | | | | | | V <sub>5</sub> < 1.9 ∨ | $V_{q7}$ | 1.3 | 1.5 | 1.8 | l v | | Switch-off voltage | 4, | 1 | | İ | | | V <sub>5</sub> < 1.9 V | $V_4$ | 1.8 | 2.1 | 2.5 | V | | Blocking input | · | | | | 1 | | Blocking voltage | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 14: | | | | $V_{\rm cont} = 0 \text{ V}$ | V <sub>5</sub> | $\frac{V_1}{2}$ -0.1 | <u>V<sub>1</sub></u> | | ٧ | | Supply voltage blocked for V <sub>g</sub> | V <sub>9</sub> | 6.7 | 7.4 | 7.8 | V | | $V_{\rm cont} = 0 \text{ V}$ | | 1 | 1 | | | | $V_1$ off (with further reduction of $V_9$ ) | <b>∆V</b> 9 | 0.3 | 0.6 | 1.0 | V | | | | I | 1 | 1 | 1 | <sup>\*)</sup> DC component only #### Characteristics $T_{\Delta} = 25$ °C; according to measurement circuit 2 | | | | min | typ | max | | |-----------------------------------------------|-----------------------------------|-------------------------------------------------|-----|----------------|----------|----------------| | | | | | T | | | | Switching time (second | ndary voltage) | ton | İ | 350 | 450 | ms | | Voltage variation $\Delta N_3 = 20 \text{ W}$ | S3 = closed | ∆V <sub>2sec</sub> | | 100 | 500 | mV | | Voltage deviation $\Delta N_2 = 15 \text{ W}$ | S2 = closed | $\Delta V_{2 m sec}$ | | 500 | 1000 | mV | | Standby operation<br>secondary useful | $S_1 = \text{open}$<br>load = 3 W | ∆V <sub>2sec</sub><br>f<br>N <sub>primary</sub> | 70 | 20<br>75<br>10 | 30<br>12 | V<br>kHz<br>VA | The cooling conditions have to be optimized with regard to maximum ratings ( $T_A$ ; $T_j$ ; $R_{th,JC}$ ; $R_{th,JC}$ ). #### Circuit description The TDA 4601 is designed for driving, controlling and protecting the switching transistor in flyback converter power supplies during start-up, normal and overload operations as well as during disturbed operation. In case of disturbance the drive of the switching transistor is inhibited and a secondary voltage rise is prevented. #### . Start-up The start-up procedures (on-mode) include three consecutive operating phases as follows: #### Build-up of internal reference voltage The internal reference voltage supplies the voltage regulator and effects charging of the coupling electrolytic capacitor connected to the switching transistor. Current consumption will remain at $I_{\rm s} < 3.2$ mA with a supply voltage up to $V_{\rm 9}$ approx. 12 V. #### 2. Enabling of internal voltage – reference voltage $V_1 = 4 \text{ V}$ Simultaneously with $V_9$ reaching approx. 12 V, an internal voltage becomes available, providing all component elements, with the exception of the control logic, with a thermally stable and overload-resistant current supply. #### Enabling of control logic In conjunction with the generation of the reference voltage, the current supply for the control logic is activated by means of an additional stabilization circuit. The integrated circuit is then ready for operation. The above described start-up phases are necessary for ensuring the charging of the coupling electrolytic capacitor, which in turn supplies the switching transistor. Only then is it possible to ensure that the transistor switches accurately. #### II. Normal operating mode/control operating mode At the input of pin 2 the zero passages of the frequency provided by the feedback coil are registered and forwarded to the control logic. Pin 3 (control input, overload and standby identification) receives the rectified amplitude fluctuations of the feedback coil. The control amplifier operates with an input voltage of approx. 2 V and a current of approx. 1.4 mA. Depending on the internal voltage reference, the overload identification limits in conjunction with collector current simulator pin 4 the operating range of the control amplifier. The collector current is simulated by an external RC combination present at pin 4 and internally set threshold voltages. The largest possible collector current applicable with the switching transistor (point of return) increases in proportion to the increased capacitance (10 nF). Thus the required operating range of the control amplifier is established. The range of control lies between a dc voltage clamped at 2 V and a sawtooth-shaped rising ac voltage, which can vary up to a max, amplitude of 4 V (reference voltage). During secondary load reduction to approx. 20 W, the switching frequency is increased (approx. 50 kHz) at an almost constant pulse duty factor (1:3). During additional secondary load decreases to approx. 1 W, the switching frequency increases to approx. 70 kHz and pulse duty factor to approx. 1:11. At the same time collector peak current is reduced to < 1 A. The output levels of the control amplifier as well as those of the overload identification and collector current simulator are compared in the trigger and forwarded to the control logic. Via pin 5 it is possible to externally inhibit the operations of the IC. The output at pin 8 will be inhibited when voltages of $\leq \frac{V_{\text{REF}}}{2}$ . -0.1 V are present at pin 5. Flipflops for controlling the base current amplifier and the base current shut-down are set in the control logic depending on the start-up circuit, the zero passage identification as well as on the enabling by the trigger. The base current amplifier forwards the sawtooth-spahed $V_4$ voltage to the output of pin 8. A current feedback with an external resistor ( $R=0.68~\Omega$ ) is present between pin 8 and pin 7. The applied value of the resistor determines the max. amplitude of the base driving current for the switching transistor. #### III. Protective operating mode The base current shut-down activated by the control logic clamps the output of pin 7 to 1.6 V. As a result, the drive of the switching transistor is inhibited. This protective measure is enabled if the supply voltage at pin 9 reaches a value $\leq$ 6.7 V or if voltages of $\frac{V_{\text{REF}}}{2}$ -0.1 V are present at pin 5. In case of short-circuits occurring in the secondary windings of the switched-mode power supply, the integrated circuit continuously monitors the fault conditions. During secondary, completely load-free operation only a small pulse duty factor is set. As a result the total power consumption of the power supply is held at N = 6...10 W during both operating modes. After the output has been inhibited for a voltage supply of $\leq 6.7$ V, the reference voltage (4 V) is switched off if the voltage supply is further reduced by $4V_9 = 0.6$ V. ## Protective operating mode at pin 5 in case of disturbance The protection against disturbances such as primary undervoltages and/or secondary overvoltages (e.g. by changes in the component parameters for the switched-mode power supply) is realized as follows: #### Protective operating mode with continuous fault condition monitoring In case of disturbance the output pulses at pin 8 are inhibited by falling below the protective threshold $V_5$ , with a typical value of $V_1/2$ . As a result current consumption is reduced $(I_9 \ge 14 \text{ mA} \text{ at } V_9 = 10 \text{ V})$ . With a corresponding **high-impedance** start-up resistor\*), supply voltage $V_9$ will fall below the minimum shut-down threshold (5.7 V) for reference voltage $V_1$ . $V_1$ will be switched off and current consumption is further reduced to $I_9 \le 3.2$ mA at $V_9 \le 10$ V. Because of these reductions in current consumption, the supply voltage can rise again to reach the switch-on threshold of $V_9 \ge 12.3$ V. The protective threshold at pin 5 (is released and the power supply is again ready for operation. In case of continuing problems of disturbance ( $V_5 \le V_1/2$ -0.1 V) the switch-on mode is interrupted by the periodic protective operating mode described above, i.e. pin 8 is inhibited and $V_9$ is falling, etc. #### Block diagram <sup>\*)</sup> in application circuit 1 10 kΩ/3W ## IV. Switch-on in the wide range power supply (90 Vac to 270 Vac) (application circuit 2) Self-oscillating flyback-converters designed as wide range power supplies require a power source independent of the rectified line voltage for TDA 4601. Therefore the winding polarity of winding 11/13 corresponds to the secondary side of the flyback converter transformer. Start-up is not as smooth as with an immediately available supply voltage, because TDA 4601 has to be supplied by the start-up circuit until the entire secondary load has been charged. This leads to long switch-on times, especially if low line voltages are applied. However, the switch-on time can be shortened by applying the special start-up circuit (dotted line). The uncontrolled phase of feedback control winding 15/9 is used for activating purposes. Subsequent to activation, the transistor T1 begins to block when winding 11/13 generates the current supply for TDA 4601. Therefore, the control circuit cannot be influenced during operation. #### Pin description | Pin | Function | |-------|--------------------------------------------------------| | 1 | V <sub>REF</sub> output | | 2 | Zero passage identification | | 3 | Input control amplifier, overload amplifier | | 4 | Collector current simulation | | 5 | Connection for additional protective circuit | | 6 | Ground (rigidly connected to substrate mounting plate) | | 7 | DC outupt for charging coupling capacitor | | 8 | Pulse output—driving of switching transistor | | 9 | Supply voltage | | 10-18 | Ground (TDA 4601 D only) | | 10-18 | | # Circuit diagram ## Test and measurement circuit 1 # Test diagram: overload operation #### Test and measurement circuit 2 Protective circuit against rise of secondary voltage in case of disturbance #### Protective circuit against secondary voltage rise even in case of disturbance During standby this circuit type is necessary only under certain conditions. If switch S1 is open and the secondary side is loaded with no more than 1 to 5 W, a secondary voltage overshoot of approx. 20% will occur. In case of disturbance (e.g. if the potentiometer is loosely contacted resulting in 10 k $\Omega$ (2), if the capacitor exhibits a 1 $\mu$ F loss in capacitance, or if the 2 k $\Omega$ resistor increases to a high-impedance value of 32 k $\Omega$ ), the protective effect of the standard turn-off is not active before the point of return has been reached. The result is that during disturbance energy is pumped into the secondary side, which will not ease off before reaching the point of return and, in the worst case, entails an instantaneous doubling of the voltage to 300 V (endangering the secondary electrolytic capacitors). This additional protective circuit, which identifies the energy surge as voltage overshoot, is directly active at control winding 9/15. Through the 56 $\Omega$ resistor and the 1N4001 rectifier the negative portion is deducted and stored in the 10 $\mu$ F capacitor. If the amplitude exceeds the voltage of Z-diode BZX 83/39, pin 5 is drawn below the turn-off threshold, inhibiting further control pulses at pin 8. During disturbance conditions the voltage overshoot on the secondary side will assume maximum values of approx. 30%. # Supplements to test and measurement circuit 2 # Supplements to test and measurement circuit 2 ## **Application circuit 2** Wide range from 80 to 270 Vac #### Wide range SMPS Filtering of the rectified ac voltage has been increased up to 470 $\mu$ F to ensure a constant and hum-free supply at $V_{\rm line} = 80$ Vac. The stabilized phase is tapped for supplying the IC. In order to ensure good start-up conditions for the SMPS in the low voltage range, the non-stabilized phase of winding 13/15 is used as a starting aid (BD 139), which is turned off after start-up by means of Z diode C12. In comparison to the 220 Vac standard circuit, however, the collector-emitter circuit had to be aftered to improve the switching behavior of BU 208 for the entire voltage range (80 to 270 Vac.) Diode BY 231 is necessary to prevent inverse operation of BU 208 and may be integrated for switching times with a secondary power < 75 W (BU 208 D). Compared to the IC TDA 4600-2, the TDA 4601 has been improved in turn-off during undervoltage at pin 5. The TDA 4601 is additionally provided with a differential amplifier input at pin 5 enabling precise turn-off at the output of pin 8 accompanied by hysteresis. For wide range SMPS, TDA 4601 is recommendable instead of TDA 4600-2. If a constant quality standard like that of the standard circuit is to be maintained, wide range SMPS (80 to 270 Vac) with secondary power of 120 W can only be implemented at the expense of time. #### Thermal resistance Standardized, ambient-related thermal resistance $R_{\text{thJA1}}$ versus lateral length I of a square copper-clad cooling area (35 $\mu$ m copper cladding) $$R_{\rm thJA}$$ (I = 0) = 60 K/W $T_{\rm A}$ = 70 °C $P_{\rm d}$ = 1 W PC board in vertical position Circuit in vertical position Still air # Further application circuits ## Application circuit 3 # Fully insulated, clamp-contacted PTC thermistor suitable for SMPS applications at increased start-up currents The newly developed PTC thermistor Q63100-P2462-J29 is designed for applications in SMPS as well as in various other electronic circuits, which, for example, receive the supply voltage directly from the rectified line voltage and require an increased current during turn-on. Used in the flyback converter power supply of TV sets, an application proved millions of times over, the new PTC thermistor in the auxiliary circuit branch has resulted in a power saving of no less than 2 W. This increase in efficiency has a highly favorable effect on the standby operation of TV sets. The required turn-on current needs only 6 to 8 s until the operating temperature of the PTC thermistor is reached. Low thermal capacitance of the PTC thermistor allows the circuit to be operated again after no more than 2 s. Another positive feature is the improved short-circuit strength. The clamp contacts permit more or less unlimited switching operations and thus guarantee high reliability. A flame-retardant plastic package and small dimensions are additional advantages of this newly developed PTC thermistor. #### Technical data | Breakdown voltage at I <sub>A</sub> = 60 °C | |---------------------------------------------| | Resistance at T <sub>A</sub> = 25 °C | | Resistance tolerance | | Trip current (typ.) | | Residual current at $V_{A max}$ | | Max. application voltage | | Reference temperature (typ) | | Temperature coefficient (typ) | | Max, operating current | | Storage temperature range | | V <sub>BD rms</sub> | 350 | V | |-------------------------|------------|---------| | R <sub>25</sub> | 5 | kΩ | | ∆R <sub>25</sub> | 25 | % | | $I_{K}$ | 20 | mA | | $I_{R}$ | 2 | mA | | V <sub>op max rms</sub> | 265 | V | | T <sub>ref</sub> | 190 | °C | | TC | 26 | %/K | | $I_{\sf max}$ | 0.1 | Α | | Teta | -25 to 125 | A<br>°C | # **Application circuit 4** #### Improved load control and short-circuit characteristics Turn-on is the same as for circuit 3. To make the price more attractive, switching transistor BU 508A was selected. To ensure optimum standby conditions, the capacitance between pins 2 and 3 was increased to 100 pF. Z diode C6.2 transfers control voltage $\Delta V_{\rm cont}$ directly to pin 3 resulting in improved load control. Design and coupling conditions of various flyback transformers were sometimes a reason for overshoot spectra, which, despite the RC attenuating element 33 $\Omega$ x 22 nF and the 10 k $\Omega$ resistor, even penetrated across the feedback winding 9/15 to the zero passage indicator input (pin 2) and activated double and multiple pulses in the IC. Double and multiple pulses, however, lead to magnetic saturation in the flyback transformer and thus increase the risk of damaging the switched-mode power supply. The larger the quantities of power to be passed, the more easily overshoots are generated. This can be observed around the point of return. The switched-mode power supply, however, reduces its own power to a minimum for all cases of overload or short-circuit. A series resonant circuit, whose resonance corresponds to the transformer's self-oscillation, was created through combination of the 4.7 $\mu$ H inductance and the 22 nF capacitance. This resonant circuit short-circuits overshoots via a 33 $\Omega$ resistor. $$(f = \frac{1}{2\pi \sqrt{LC}} \text{approx. 500 kHz})$$ ## **Application circuit 5** #### Highly stable secondary side Power supplies for commercial purposes require highly constant low voltages and high currents which, on the basis of the flyback converter principle, can be realized only under certain conditions, but, on the other hand, are implemented for economical reasons. An electrically isolated flyback converter with a highly stable secondary side must receive the control information from this secondary side. There are only two possibilities of meeting this requirement: either through a transformer which is magnetically isolated from the flyback converter or by means of an optocoupler. The development of CNY 17 has enabled the manufacture of a component suitable for electrical isolation and characterized by high reliability and long-term stability. The IC TDA 4601 D is the sucessor of the TDA 4600 D. It is compatible with its predecessor in all operational functions and in the control of a self-oscillating flyback converter. Pin 3 is the input for the control information, where the latter is compared with the reference voltage prevailing at pin 1 and the control information from the optocoupler and subsequently transformed into a frequency/pulse width control. The previous feedback and control information winding is not necessary. The feedback information (zero passage) is obtained from winding 3/4 – supply winding. The time constant chain 330 $\Omega$ /3.3 nF and 330 $\Omega$ /2.2 nF was implemented in series with 150 $\mu$ H to prevent interference at pin 2. The LC element forms a series resonant circuit for overshoots of the flyback converter and short-circuits them. ## Application circuit 6 #### Wide range plug SMPS up to 30 W Due to their volume and weight, plug SMPS have so far been limited to a restricted primary voltage and a secondary power of no more than 6 W. The line-isolated wide range flyback converter presented here has a variable frequency and is capable of producing a secondary power of 30 W. It is characterized by a compact design with an approx, weight of 400 g. The entire line voltage range of 90 to 260 Vac is stabilized to $\pm 1.5\%$ on the secondary side. Load fluctuations between 0.1 and 2 A are regulated to within 5%. The output (secondary side) is overload, short-circuit, and open-loop proof. ## Application circuit 7 # Wide range SMPS with reducing peak collector current $I_{\rm C~BU~208}$ for rising line voltage (variable point of return) Wide range SMPS have to be dimensioned at line voltages of 90 to 260 Vac. The difference between the maximum collector current $I_{\text{C BU 208 max}}$ and the largest possible limit current $I_{\text{C BU 208 limit}}$ which causes magnetic saturation of the flyback transformer and flows through the primary inductance winding 5/7 is to be determined at Vac $_{\min}$ ( $I_{\text{C BU 309 limit}} \ge 1.2 \times I_{\text{C BU 208 max}}$ ). Then, the transmissible power of the flyback transformer and its value at $Vac_{\max}$ is to be determined. In the standard circuit the collector current $I_{\text{C BU 209 max}}$ is almost constant at the point of return independently of the line voltage. The transmissible power on the secondary side, however, increases at the point of return in proportion to the rising rectified line voltage applied (figures 1 and 2). In the wide range SMPS a line voltage ratio of 270/90 = 3/1 is obtained causing doubling of the transmissible power on the secondary side, i.e. in the wide range SMPS a flyback transformer had to be implemented that was much too large. The point of return protecting the SMPS against overloads or short circuits, is derived from the time constant at pin 4 $\tau_4 = 270 \text{ k}\Omega \times 4.7 \text{ nF}$ . Thus, the largest possible pulse width is determined. With the introduction of the 33 k $\Omega$ resistor this time constant is reduced as a function of the control voltage applied to winding 13/15, rectified by diode BY 360 and filtered by the 1 $\mu$ F capacitance, which means that the pulse time becomes shorter. By means of the Z diode C18 the line voltage level can be defined at which the influence of the time constant correction becomes noticeable. The change in the rectified voltage of winding 13/15 is proportional to the change in the rectified line voltage. At the point of return $I_{\rm C~BU~208}$ the peak collector current has been reduced with the aid of the given values from 5.2 A at 90 Vac to 3.3 A at 270 Vac. The transmissible power at the point of return remains stable between 125 and 270 Vac due to the set activation point of the point of return correction (unbroken curve in fig. 2). # Preliminary data DIP 8 This IC is designed for controlling an MOS power transistor and performing all necessary protective and control functions in self-oscillating flyback converter power supplies. Owing to the IC's outstanding voltage stability, which is maintained even at substantial fluctuations, the IC is suited for consumer as well as for industrial applications. - Direct control of the switching transistor - Reversing linear overload characteristic #### Description of function The power transistor and primary winding of the flyback transformer, which are connected in series, receive direct supply of the input voltage. During the on-phase of the transistor, energy is stored in the primary winding and during the off-phase it is released to the consumer via the secondary winding. The IC controls the power transistor in such a way that the secondary voltages are kept at constant values independently of input or load changes. The control information required is obtained from the input voltage during the on-phase and from a control winding (secondary winding) during the off-phase. Load differences are compensated by altering the frequency, input voltage fluctuations are additionally counteracted by altering the pulse duty factor. This results in the following load-dependent modes of the SMPS: - Open-loop or small load: output voltage slightly above set value - Control: load load-independent output voltage — Overload: in case of overload or short-circuit, the secondary voltage is decreased from the point of return as a function of the load current, following a reversing characteristic Typical values of pulse duty factor v, switching frequency f and duration of primary phase t of the power transistor: | Mode | ν | f/kHz | t/μs | |-------------------------|-------|-------|------| | Open-loop | 0.1 | 150 | 0.7 | | Small load (5 W) | 0.33 | 80 | 2.5 | | Control mode (30-100 W) | 0.33 | 40 | 5.6 | | Reversing point 150 W | < 0.5 | 20 | < 25 | | Short-circuit | 0.02 | 1.5 | < 15 | #### **Description of use** A flyback converter designed for color TV sets, applicable between 30 W and 120 W and for line voltages ranging from 90 to 140 V, is shown in one of the following figures. On the subsequent pages the major pulses can be found. The line voltage is rectified by bridge rectifier Gr1 and smoothed by C<sub>3</sub>. During start-up the IC current is supplied via resistors $R_2$ and $R_3$ , and in the post-transient condition it is additionally supplied via winding 13/11 and rectifier D3. The size of filter capacitor $C_6$ determines the turn-on behavior. Switching transistor T1 is a BUZ 45. Parallel capacitance $C_9$ and primary winding 1/7 form a resonant circuit, thus limiting the frequency and amplitude of drain-source voltage overshoots during turn-off of T1. Self-oscillation is attenuated by $R_{14}$ . Diode D5 limits positive overshoots. $R_{12}$ prevents static charging of the gate of T1. D1 improves the turn-off behavior. The current rise in T1 is determined by the inductance of the primary winding. This sawtooth-shaped rise is simulated at network $R_7C_4$ and applied to pin 2 of the IC. Depending on the dimensioning of the primary inductance, timing element $R_7C_4$ is to be adapted to the current rise angle in T1. Thus, during the on-phase, the IC receives the control information in the form of the simulated energy content of the primary winding at pin 2 as a function of line voltage versus time. The control deviation at pin 1 is recorded by control winding 9/15. This measure requires fixed coupling with the secondary winding 2/16. The control winding is also used for feedback and permits self-oscillation of the parallel circuit $C_{\rm p}$ /primary inductance if the power transistor is inhibited. Thus, the maximum possible open-loop frequency is determined. The control voltage required for pin 1 is rectified by diode D4 and smoothed by capacitor $C_7$ . Furthermore, $R_{13}$ and $C_8$ form a timing element, which serves for filtering fast changes in the control voltage, i.e. the final element does not become active until several periods have occurred. By means of the voltage divider formed of resistors $R_8$ , $R_9$ , $R_{10}$ , the secondary voltage can be set. Reason: in the IC the control voltage produced at pin 1 is compared with a stable, internal reference voltage. According to the result of this comparison, frequency and pulse duty factor are corrected until the secondary voltage selected by $R_{10}$ has established itself. For all operating modes of the SMPS, the zero passages of the voltage at the control winding contain information on pulse duty factor and switching frequency of the switching transistor T1, or the open-loop frequency. Conditioning of the corresponding signal at pin 8 is performed by series resistor R11 and by integrated limiter diodes. An SMPS based on these principles would have a point of return dependent on the line voltage. With respect to the distance to the saturation point, the transformer must be dimensioned for maximum power, i.e. for maximum line voltage and the power then occurring at the point of return. In order to keep the size of the transformer as small as possible, the IC makes the point of return largely independent of the rectified line voltage. If necessary, the reverse point correction of the IC can be altered by a network from pin 7 to ground. The information on the line voltage is applied to pin 3. Before the line voltage falls below its minimum value, the SMPS must be turned off by the IC in order to obtain defined turn-off conditions. During undervoltage, the information required for turn-off is applied to pin 3 via the resistive divider $R_4/R_5$ . On the secondary side the output voltages $V_{1, \rm sec}$ to $V_{4, \rm sec}$ are available. If the secondary side is further deloaded, standby is set automatically. Resistor $R_{15}$ forms a basic load of voltage $V_{1, \rm sec}$ and contributes to maintaining standby conditions ( $V_{\rm sec}$ rise 20%). Capacitors $C_{10}$ and $C_{13}$ prevent spikes generated by reversing the rectifiers D7 through D9. The secondary voltages are smoothed by charging electrolytic capacitors $C_{14}$ through $C_{17}$ . ### Circuit description - Pin 1 In the control and overload amplifier the control voltage supplied to this pin is compared with two stable, internal reference potentials in the control and overload mode with $V_{\text{contr}}$ in the case of a short-circuit with $V_{\text{short}}$ . The output of this stage operates on the stop comparator. - Pin 2 By means of the external RC combination in conjunction with the primary current voltage converter, a voltage is generated which is proportional to the collector current of the switching transistor. Controlled by the control logic and referred to the internal stable voltage $V_{2B}$ , the output of this converter operates on the stop comparator and the output stage. If voltage $V_2$ exceeds the output voltage of the control amplifier, the control logic is set back by the stop comparator and, as a result, the output of pin 5 is put to low potential. Other inputs for the logic stage are the output for the start pulse generator with a stable reference potential $V_{\rm st}$ as well as the operating voltage monitoring. - Pin 3 The applied, scaled down primary voltage stabilizes the point of return. Furthermore, in case of undervoltage, the control logic is blocked by comparison with the internal stable voltage $V_V$ in the primary voltage monitoring block. - Pin 4 GND - Pin 5 In the output stage the output signals generated by the control logic are converted into driving suitable for MOS power transistors. - Pin 6 For the operating voltage monitoring, a stable internal reference voltage $V_{\rm REF}$ and the switching thresholds $V_{\rm SA}$ , $V_{\rm SE}$ , $V_{\rm S}$ max and $V_{\rm S}$ min are derived from the supply voltage at pin 6. $V_{\rm REF}$ is the basis for all reference magnitudes ( $V_{\rm cont}$ , $V_{\rm Short}$ , $V_{\rm 4B}$ , $V_{\rm st}$ ). If $V_{\rm G} > V_{\rm SE}$ , $V_{\rm REF}$ is switched on; if $V_{\rm G} < V_{\rm Ga}$ , it is turned off. Furthermore, the control logic is enabled only with $V_{\rm Smin} < V_{\rm G} < V_{\rm Gmax}$ . - Pin 7 In the reverse point correction block, the rectified, scaled down line voltage of pin 3 serves for correction. If required, the correction can be altered by a network from pin 7 to ground. The output of this block influences the primary current voltage converter and stop comparator stages. - Pin 8 The zero passage detector, which drives the control logic block, recognizes the discharged state of the transformer by means of the zero passage of voltage $V_8$ from positive to negative values and enables the control logic for the pulse start. At the end of the pulse parasitic oscillations at pin 8 may occur (ringing of transformer), which cannot cause a new pulse start (double pulse) however, since an internal circuit makes the zero passage detector inactive for a limited period of time. ### 1. Start-up behavior On page 61 the start-up behavior of the application circuit is illustrated for a line voltage that is barely above the value for undervoltage. After application of the line voltage at the point in time $t_0$ , the following voltages build up: - $-V_6$ according to the halfwave charge across $R_2$ and $R_3$ - $-V_2$ to $V_{2max}$ (typ. 6.2 V) - $-V_3$ to the value given by divider $R_4/R_5$ The current consumption of the IC in this mode of operation is smaller than 1.5 mA. When $V_8$ reaches the threshold $V_{8F}$ (time $t_1$ ), the IC turns on the internal reference voltage. The current consumption increases to typically 12 mA. The primary-current voltage transformer reduces $V_2$ to $V_{2B}$ and between time $t_5$ and $t_6$ the start-pulse generator will produce the start pulse. The feedback at pin 8 starts the next pulse and so on. All pulses, including the start pulse, are controlled in width by the control voltage at pin 1. Upon turn-on this corresponds to the case of short-circuit, i.e. $V_1 = 0$ V. Thus, the IC starts with "short-circuit pulses" that widen according to the feed-back control voltage. The IC operates in the point of return. Afterwards the peak values rapidly drop to $V_2$ because the IC is operating in the control range. The control loop is stabilized. If voltage $V_6$ falls below the cutout threshold $V_{\text{emin}}$ before the point of return is reached, the start will be interrupted (pin 5 goes Low). The IC remains turned on, so $V_6$ drops further to $V_{6A}$ . Then the IC turns off, $V_6$ can build up again (time $t_4$ ) and a new turn-on attempt begins at time $t_1$ . If the rectified line ac voltage (primary voltage) breaks down because of the load, $V_3$ can, as happens at time $t_3$ , fall below $V_{3A}$ (turn-on attempt with undervoltage). The primary-voltage monitoring then clamps $V_3$ to $V_{38}$ until the IC turns off ( $V_6 < V_{6A}$ ). Then a new turn-on attempt is started at time $t_1$ . ### 2. Control, overload and open-circuit behavior When the IC has started up, it operates in the control range. The voltage on pin 1 is typically 400 mV. When the output is loaded, the control amplifier permits wider charge pulses ( $V_5 = H$ ). The peak value of the voltage at pin 2 increases to $V_{25 max}$ . If the secondary load is increased further, the overload amplifier will start to reduce the pulse width. Because the change in pulse width reverses, this is called the point of return of the power supply. The IC supply voltage $V_6$ is directly proportional to the secondary voltage, so it breaks down according to the overload control response. If $V_6$ falls below the value $V_{6min}$ , the IC will go into sampling operation. The time constant of the halfwave start-up is relatively large, so the short-circuit power remains small. The overload amplifier reduces to the pulse width $t_{psh}$ . This pulse width must remain possible so that the IC can start without any problems from the virtual short-circuit,i.e. the turn-on with $V_1 = 0$ . If the load is reduced on the secondary side, the charge pulses ( $V_5 = H$ ) become narrower. The frequency increases up to the natural frequency of the system. If the load is reduced further, the secondary voltages build up to $V_6$ . At $V_6 = V_{6 \max}$ the logic is blocked. The IC goes into sampling operation. Thus the circuit is absolutely open-circuit-proof. ### 3. Overtemperature response An integrated temperature cutout blocks the logic if the chip temperature becomes inadmissibly high. The IC automatically samples the temperature and starts as soon as it drops to an admissible level. ## **Maximum ratings** | | | min | max | | Remarks | |-------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------|---------------------------------------|----------------------------------------------------------------------------| | Voltages | | | | <del> </del> | | | Pin 1<br>Pin 2<br>Pin 3<br>Pin 5<br>Pin 6<br>Pin 7<br>Pin 8 | V <sub>1</sub><br>V <sub>2</sub><br>V <sub>3</sub><br>V <sub>5</sub><br>V <sub>6</sub> | -0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3 | 3<br> V <sub>6</sub><br> 20 | > > > > > > > > > > > > > > > > > > > | Supply voltage | | | <i>V</i> <sub>8</sub> | -0.3 | I | <b>v</b> | I | | Currents | | _ | | _ | | | Pin 1<br>Pin 2<br>Pin 3<br>Pin 4 | $egin{array}{c} I_1 & & & & & & & & & & & & & & & & & & &$ | -3<br>-3<br>-3<br>-1.5 | 1<br>3<br>3 | mA<br>mA<br>mA | $t_p \le 50 \ \mu s; v \le 0.5$ | | Pin 5<br>Pin 6<br>Pin 7<br>Pin 8 | | -1.5<br>-0.01<br>-3<br>-3 | 1.5<br>1.5<br>1<br>3 | A<br>A<br>mA<br>mA | $t_p \le 50 \text{ μs; } v \le 0.5$<br>$t_p \le 50 \text{ μs; } v \le 0.5$ | | Junction temperature<br>Storage temperature range | $T_{ m stg}$ | -40 | 125<br>125 | °C | | | Thermal resistances | | | | | | | junction-air<br>junction-case<br>measured at pin 4 | R <sub>thJA</sub><br>R <sub>thJC</sub> | | 100<br>70 | K/W<br>K/W | | | Operating range | | | | | | | Supply voltage<br>Case temperature | V <sub>6</sub><br>T <sub>C</sub> | 7.5<br>-20 | 15<br>85 | °C | | ## Characteristics $T_A = 25$ °C | 7A 20 0 | | , | 1 | | | | |-----------------------------------------------------------------------------|-----------------------|------------------------|-----|-------------|-----|---------| | | | Measurement<br>circuit | min | typ | max | | | Generally valid data | | | | | ļ | | | $(V_6 = 10 \text{ V})$ | | | | į. | | | | Point-of-return correction | | | | | | | | Point-of-return correction voltage $V_3' = 5 \text{ V}; V_2' = 0 \text{ V}$ | V <sub>7</sub> | 2 | | 5 | | ٧ | | Point-of-return | | | | | | | | correction current<br>$V_3' = 5 \text{ V}$ ; $V_2' = 0 \text{ V}$ | $I_4$ | 1 | | <b>-460</b> | | μΑ | | Zero-passage detector voltage | | | | | | | | Positive value | $V_{8P}$ | 2 | | 0.7 | | V | | Negative value Delay between $V_8$ and $V_2$ | V <sub>8N</sub> | 2 2 2 | | -0.2<br>2 | | V<br>μs | | Delay between V8 and V2 | t <sub>d4</sub> | 2 | I | Į <b>Z</b> | , | μο | | Output-stage data | | 1 | 1 | ı | ı | | | Saturation voltages S in setting 1 | | | | | | 1 | | of upper transistor | | | | _ | | | | $I_5 = -1.5 \text{ A}$ | $V_{ m satU}$ | 1 | | 2 . | | ٧ | | of lower transistor $I_5 = +1.5 \text{ A}$ | $V_{\rm satL}$ | 1 | | 2 | | v | | Slew rate of output voltage | | | | | | | | Rising edge | | | | | , | | | V <sub>cont</sub> = 3.5 V | +dV <sub>5</sub> /dt | 2 | | 10 | | V/μs | | Falling edge V <sub>cont</sub> = 3.5 V | −dV <sub>5</sub> /dt | 2 | | 50 | | V/μs | | FCORT - 3.3 V | -u v <sub>5</sub> /u≀ | ۱ ۴ | I | 1 30 | I | V/μS | | 'A 20 0 | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|----------|-----|-----|----| | | | Measurement<br>circuit | min | typ | max | | | Protective circuits | | | | | | | | 1. Undervoltage protection for $V_6$ : voltage on pin 5 = $V_{5 min}$ when $V_6 < V_{6 min}$ | | | | | | | | (with $V_{6min} = V_{6A} + \Delta V_6$ ) | ∆V <sub>6</sub> | 2 | 0.3 | 0.5 | 1 | V | | <ol> <li>Overvoltage protection for V<sub>6</sub>: voltage on pin 5 = V<sub>5min</sub> when V<sub>6</sub> &lt; V<sub>6max</sub></li> </ol> | V <sub>6max</sub> | | 14 | 15 | 16 | v | | 3. Undervoltage protection for $V_{\rm line}$ : voltage on pin 5 = $V_{\rm 5min}$ when $V_3 > V_{\rm 3A}$ $V_2' = 0$ V | V <sub>3A</sub> | 1 | | 1 | | v | | <ol> <li>Overtemperature:<br/>chip temperature at which<br/>IC switches V<sub>5</sub> to V<sub>5min</sub></li> </ol> | $T_i$ | 2 | | 125 | : | °C | | Voltage on pin 3 after response of protective function $(V_3$ is clamped until $V_6 < V_{6A}$ ) | | | <b>'</b> | | | | | $I_3 = 3 \text{ mA}$ | $V_3$ | 1 | i | 0.2 | 0.4 | V | | Sampling current consumption $V_3 = V_2 = 0 \text{ V}$ | $I_6$ | 1 | | 12 | | mA | ## Characteristics | | <u></u> | Measurement<br>circuit | min | typ | max | | |-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------|-----|-----------------------|----------|----------------| | Normal operation<br>(V <sub>line</sub> = 220 V; S1, S2, S3, S4 closed) | | | | | | | | Secondary voltage Secondary voltage Secondary voltage Secondary voltage Secondary voltage | V <sub>1S</sub><br>V <sub>2S</sub><br>V <sub>3S</sub><br>V <sub>4S</sub> | 3<br>3<br>3<br>3 | | 95<br>26<br>15<br>8.5 | | >>>> | | Turn-on time for<br>secondary voltages | ton | 3 | | 120 | | ms | | Voltage alteration<br>between S5 open and S5 closed | ∆V <sub>1S</sub> | 3 | | 100 | 500 | mV | | Load variation cross-talk<br>Voltage alteration<br>between \$6 open and \$6 closed | ∆V <sub>1S</sub> | 3 | | 500 | 1000 | mV | | Standby operation $(V_{\text{line}} = 220 \text{ V}; P_{\text{sec}} \le 2 \text{ W})$ | | | | | | | | Voltage build-up<br>Frequency<br>Power consumption<br>Point-of-return stability | ΔV <sub>1S</sub><br>f<br>P <sub>prim</sub> | 3<br>3<br>3 | 75 | 20<br>80<br>10 | 30<br>15 | V<br>kHz<br>VA | | Max. secondary current (secondary point of return) S1 closed $I_{1Smax}$ is set with $R_{17}$ $V_{1S} = 85 \text{ V}$ | $I_{ extsf{1} extsf{Smax}}$ | 3 | | 1.85 | | A | | Relative alteration of $I_{18 \rm max}$ 80 V < $V_{\rm line}$ < 140 V | $\Delta I_{ exttt{1Smax}}$ | 3 | | | ±10 | % | ### **Block diagram** ## Pin description | Pin | Designation | Function | |-----|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Control voltage | Information input for secondary voltage. By comparison of the control voltage derived from the control winding of the transformer with the internal reference voltage the output pulse width at pin 5 is matched to the load on the secondary side (normal, overload, short-circuit, open-circuit). | | 2 | Primary-current simulation | Information input for primary voltage. The primary-current rise in the primary winding is simulated as a voltage rise at pin 2 by means of an external RC network. When a value derived from the control voltage at pin 1 is reached, the output pulse at pin 5 is terminated. The maximum power in the point of return is set with the RC network. | | 3 | Undervoltage detector | Input for primary-voltage monitoring. The IC is cut out upon line undervoltage by comparison with an internal reference. The voltage at pin 3 is used for point-of-return correction. | | 4 | Ground | | | 5 | Output | Push-pull C output supplies ±1.5 A for fast charge reversal of the gate capacitances of the power MOS transistor. | | 6 | Supply voltage | Input for the supply voltage. From this a stable internal reference $V_{\rm REF}$ and the switching thresholds $V_{\rm GA}$ , $V_{\rm GE}$ , $V_{\rm 6max}$ and $V_{\rm 6min}$ for monitoring of the operating voltage are derived. $V_{\rm REF}$ is turned on for $V_{\rm 6} < V_{\rm 6E}$ and turned off for $V_{\rm 6} < V_{\rm 6A}$ . The logic is only enabled for $V_{\rm 6min} < V_{\rm 6} < V_{\rm 6max}$ . | | 7 | Point-of-return<br>correction | Input for point-of-return correction. The network on this pin to ground influences internal correction (slope and response). | | 8 | Zero-passage<br>detector | Input for oscillator feedback. After build-up each zero passage of the feedback voltage (falling edge) triggers an output pulse at pin 5. The trigger threshold is typ. +50 mV. | ### Measurement circuit 1 ## Diagram ## Diagram ## 1. Start-up hysteresis ## 2. Operation in measurement circuit 2 Efficiency $\eta$ versus secondary power $P_{1S}$ Secondary voltage $V_{\rm 1S}$ versus secondary current $I_{\rm 1S}$ Peak collector current $I_{\rm c\,max}$ of switching transistor versus primary voltage $V_{\rm line}$ **DIP 14** This device contains the components for designing a switched-mode power supply with sinusoidal line-current consumption. Sinusoidal line current is drawn from the supply network in particular when there is high power consumption. One possible application is in electronic ballasts for fluorescent lamps, especially when a large number of these lamps are concentrated on one supply point. This IC is additionally suitable for general driving of switched-mode power supplies. The possibility of regulating the output voltage will enable operation on different line voltages (110 Vac/220 Vac) without any switchover. A monitoring circuit makes it possible to control various turn-on and turn-off functions of different units of equipment. ## Pin configuration (top view) ## Pin description | Pin | Function | |-----|----------------------------------------| | 1 | Ground 0s | | 2 | Driver output QD | | 3 | Supply voltage V <sub>s</sub> | | 4 | Negative comparator | | | input -I COMP | | 5 | Positive input Op Amp/V <sub>REF</sub> | | 6 | Start input START | | 7 | N.C. | | 8 | Start output Q START | | 9 | Stop output Q STOP | | 10 | Stop input I STOP | | 11 | Multiplier input M1 IM1 | | 12 | Negative input Op Amp | | 13 | Op Amp output/multiplier | | | input M2 Q Op Amp/l M2 | | 14 | Detector input 1 DET | ### Circuit description The IC switches from standby to full current consumption when the turn-on threshold on $V_s$ is exceeded. Turn-off is controlled by hysteresis. The integrated Z diode limits the voltage on $V_s$ when impressed current is fed. The operational amplifier (op amp) can be wired as a control amplifier. It will then compare the divided output voltage $V_{\rm Q}$ to a reference voltage $V_{\rm REF}$ that is stable with temperature. The output voltage of the op amp that is produced in this way is multiplied by a sine-magnitude voltage in the multiplier (M). At the output of the latter a sine-magnitude voltage then appears that is variable in amplitude. This nominal voltage is applied to the plus input of the comparator. The nominal voltage at the multiplier output can then be compared via the comparator to a voltage derived from the actual line current. The output of the comparator feeds the reference signal via a logic circuit to the driver that switches the SIPMOS transistor. No current gaps may appear in the choke, otherwise the line current would no longer be sinusoidal. To achieve that, the detector input I DET senses when the choke current has fallen to zero after turn-off of the SIPMOS transistor. This ensures that the SIPMOS transistor does not turn on too early and that no current gaps occur. When the detector input I DET is on High potential, the SIPMOS driver output QD is blocked. At the same time the flipflop can be set by the comparator. When I DET is Low, the Q output is enabled and can be disabled again by the comparator by resetting the flipflop. Consequently the choke is always currentless when the SIPMOS transistor turns on and no current gaps appear in the choke. ### **Driver output QD for SIPMOS transistors** The output driver is designed as a push-pull stage. There is a resistor of 10 $\Omega$ in series with the output for the purpose of current limiting. Between Q and ground there is a resistor of 10 k $\Omega$ . This keeps the SIPMOS transistor reliably turned off during standby. The Q output is additionally connected to the supply voltage $V_{\rm S}$ and to ground by way of diodes. When the supply voltage to the switched-mode power supply is turned on, the diode towards $V_{\rm S}$ conducts the capacitive displacement currents from the gate of the SIPMOS transistor into the smooting capacitor on $V_{\rm S}$ . The voltage $V_{\rm S}$ may not exceed 0.7 V if the SIPMOS transistor is to remain turned off. The diode towards ground clamps negative voltages on Q to -0.7 V. Capacitive currents produced by voltage incursion on the drain of the SIPMOS transistor are thus able to flow away unhindered. ### Reference voltage $(V_{REF})$ The reference-voltage source is highly stable with temperature. It can be used if additional, external components are wired. ### Monitoring circuit (I START, I STOP, Q START, Q STOP) The monitoring circuit guarantees the secure operation of a unit of equipment. Any circuitry that is shut down because of a fault, for instance, cannot be started up again until the monitoring start (I START/Q START) has turned on and a positive voltage pulse has been impressed on Q START. If there is a defect present, the monitoring stop (I STOP/Q STOP) will turn on and shut down either the entire unit or simply the circuitry that has to be protected. No restart is then possible until the hold current impressed on I START or I STOP has been interrupted (e.g. by a power-down). | Maximum ratings | | 1 | 1 | | | |------------------------------|-------------------------------------------------|-------------------------------------------------------------------------|------------------|------------------|-----| | | | Notes | Lower<br>limit B | Upper<br>limit A | | | Supply voltage | V <sub>S</sub> | $V_Z = Z$ voltage | -0.3 | V <sub>z</sub> | V | | Inputs | | | | | | | Comparator | V <sub>I COMP</sub><br>V <sub>-I COMP</sub> | | -0.3<br>0.3 | 33<br>33 | V | | Op Amp | V <sub>I Op Amp</sub><br>V <sub>-1 Op Amp</sub> | | -0.3<br>-0.3 | 6 | V | | Multiplier | V <sub>M1</sub> | | -0.3 | 33 | V | | Output Op Amp | $V_{\rm Q,OpAmp}/I_{\rm M2}$ | | -0.3 | 6 | V | | Z current V <sub>S</sub> GND | $I_{Z}$ | Observe P <sub>max</sub> | 0 | 300 | mA | | Driver output | $V_{o}$ | | -0.3 | V <sub>s</sub> | V | | Q clamping diodes | $I_{QD}$ | $V_{\rm Q} > V_{\rm S}$ or $V_{\rm Q} < -0.3 \text{ V}$ | -10 | 10 | mA | | Input START | $V_{1 \text{START}}$ | see characteristics | 0.3 | 25 | V | | STOP | V <sub>I STOP</sub> | see characteristics | -0.3 | 33 | V | | Output START | V <sub>Q</sub> START | 1 | ~10 | 3 | V | | STOP | VQ STOP | | ~0.3 | 6 | V | | Detector input | VIDET | 14 - 014 | 0.9 | 6 | ' | | Detector clamping diodes | $I_{IDET}$ | $V_{\text{IDET}} > 6 \text{ V or}$<br>$V_{\text{IDET}} < 0.9 \text{ V}$ | -10 | 10 | mA | | Capacitance at I START | _ | | | 450 | _ | | to ground | CISTART | | 1 | 150 | μF | | Junction temperature | T <sub>i</sub> | | | 125 | °C | | Storage temperature | $T_{\mathbf{i}}$ $T_{\mathbf{stg}}$ | | 55 | 125 | °C | | Thermal resistance | | | | | | | system-air | Rth SA | | | 65 | K/W | | Operating range | | | | | | | Supply voltage | 1/ | Values for V V | 14 | Lv | 1,4 | | ., | V <sub>S</sub> | Values for V <sub>S ON</sub> , V <sub>Z</sub> :<br>see characteristics | Vson | V <sub>z</sub> | V | | Z current | $I_{Z}$ | Observe P <sub>max</sub> | 0 | 200 | mA | | Driver current | $I_{\mathbf{Q} \mathbf{D}}$ | | -300 | 300 | mA | | Operating temperature | $T_{A}$ | | -25 | 85 | °C | | 1 0011 0 27 | , | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------|-------|-----------------------------|-----------------------------------------------| | | | Lower<br>limit B | typ | Upper<br>limit A | | | Current consumption | | | | | | | Without load on driver Q and $V_{\text{REF}}$ ; Q Low 0 V < $V_{\text{S}}$ < $V_{\text{S ON}}$ $V_{\text{S ON}}$ < $V_{\text{S}}$ < $V_{\text{Z}}$ Load on QD with SIPMOS gate; dynamic operation 50 kHz $V_{\text{S}}$ = 12 V load on Q = 10 nF | I <sub>S</sub> I <sub>S</sub> | 2.5 | 5 | 0.5<br>6.5<br>15 | mA<br>mA<br>mA | | Hysteresis on $V_{\rm S}$ | | | | | | | Turn-on threshold for $V_{\rm S}$ rising Switching hysteresis | V <sub>hy H</sub><br>V <sub>S hy</sub> | 9.6<br>1.0 | 10.4 | 11.2<br>1.7 | V<br>V | | Comparator (COMP) | | | | | | | Input offset voltage<br>Input current<br>Common-mode input voltage range | $ rac{V_{ m IO}}{-I_{ m I}}$ $V_{ m IC}$ | -10<br>0 | | 10<br>2<br>3.5 | mV<br>μA<br>V | | Operational amplifier (Op Amp) | | | | | | | Open-loop voltage gain Input offset voltage Input current Common-mode input voltage Output current Output voltage Transition frequency Transition phase | $G_{ m V0}$ $V_{ m IO}$ $-I_1$ $V_{ m IC}$ $I_{ m QOPAmp}$ $V_{ m QOPAmp}$ $f_{ m T}$ | 60<br>-30 •<br>0<br>-3<br>1.2 | 2 120 | -10<br>2<br>3.5<br>1.5<br>4 | dB<br>mV<br>μA<br>V<br>mA<br>V<br>MHz<br>deg. | ## Characteristics ( $V_{S \text{ ON}}^* < V_S < V_2$ ; $-25 \,^{\circ}\text{C} < T_A < +85 \,^{\circ}\text{C}$ ) | | | Lower<br>limit B | typ | Upper<br>limit A | | |------------------------------------------------------------------------------------------|---------------------------------------|------------------|------|---------------------|--------| | Output driver (QD) | | | | | | | Output voltage high | $V_{\mathrm{QH}}$ | 5 | | | ν | | $I_{\rm Q}$ = $-10$ mA<br>Output voltage low<br>$I_{\rm Q}$ = $+10$ mA<br>Output current | $V_{\mathrm{QL}}$ | | | 1 | v | | rising edge $C_L = 10 \text{ nF}$ | $-I_{\circ}$ | 200 | 300 | 400 | mA | | falling edge $C_L = 10 \text{ nF}$ | $I_{Q}$ | 250 | 350 | 450 | mA | | Reference-voltage source | | | | | | | Voltage | $V_{REF}$ | 1.8 | 2 | 2.2 | V | | $0 < I_{ m REF} < 3$ mA<br>Load current | I <sub>L</sub> | 0 | | 3 | mA | | Voltage change | $\Delta V_{REF}$ | : | | 5 | mV | | 10 V < V <sub>S</sub> < V <sub>Z</sub><br>Voltage change | ∆ V <sub>REF</sub> | | | 20 | mν | | 0 mA $<$ $I_{REF}$ $<$ 3 mA | | | | | | | Temperature response | $\Delta V_{REF}/\Delta T$ | <b>~-0.5</b> | | +0.5 | mV/K | | Z Diode (V <sub>S</sub> - GND) | | | | | | | Z voltage | $V_{Z}$ | 13 | 15.5 | 17 | V | | $I_Z = 200 \text{ mA}$<br>Observe $P_{\text{max}}$ | | | | | | | · · | | • | • | ı | 1 | | Multiplier (M1) <sup>1)</sup> | | | | | | | Quadrant for input voltages | | | 1 | | qu. | | Input voltage M1 | <i>V</i> <sub>M1</sub> | 0 | 0 | 1 | v<br>v | | Reference level for M1<br>Input voltage M2 | V <sub>REFM1</sub><br>V <sub>M2</sub> | V <sub>REF</sub> | ١ ٥ | V <sub>REF</sub> +1 | ľ | | Reference level for M2 | V <sub>REF M2</sub> | 1 | VREF | | V | | Input current M1, M2 | $-I_{\rm I}$ | 0 | | 2 | μΑ | | Coefficient for output-voltage source | Co | 0.4 | 0.6 | 0.8 | 1/V | | Temperature response of<br>output-voltage coefficient | ΔTC/C <sub>Q</sub> | 0.3 | -0.1 | 0.1 | %/K | ## Characteristics $(V_{SON}^* < V_S < V_Z; -25 \,^{\circ}\text{C} < T_A < +85 \,^{\circ}\text{C})$ | | | Lower<br>limit B | typ | Upper<br>limit A | | |-------------------------------------------------------------------|-----------------------|------------------|-----|------------------|-----| | Monitoring circuit | | | İ | | | | Input I START | | | | | | | Turn-on voltage | VION START | 17 | 22 | 26 | V | | Turn-on current | $I_{IONSTART}$ | 50 | 90 | 130 | μΑ | | Turn-off voltage | VIOFF START | 2 | 3.5 | 5 | V | | Turn-off current | $I_{IOFFSTART}$ | 70 | 110 | 150 | μA | | Input I STOP3) | | | | | | | Turn-on voltage | $V_{! ext{ONSTOP}}$ | 27 | 30 | 3 | ٧ | | Turn-on current | $I_{ extsf{IONSTOP}}$ | 50 | 90 | 130 | μA | | Turn-off voltage | VIOFF STOP | 3 | 5 | 7 | ٧ | | Turn-off current | $I_{IOFFSTOP}$ | 70 | 110 | 150 | μΑ | | Transfer START – Q START | | | | | | | Output current on Q START | | | | 1 | | | $V_{\text{START}} = 15 \text{ V};$ | _ | ! | | 1 | | | $V_{QSTART} = 2 \text{ V}$ | $-I_{ extsf{QSTART}}$ | 400 | 600 | 800 | mA | | Transfer I STOP - Q STOP | | | | | | | Output current on Q STOP | _ | 1 | | 1 | | | $I_{\text{STOP}} = 1.5 \text{ mA};$ | $-I_{QSTOP}$ | 0.9 | 1.2 | | mA | | $V_{\text{STOP}} = 18 \text{ V};$ | | } | | | | | $V_{QSTOP} = 1.2 \text{ V}$ | _ | ì | | | | | $I_{\text{STOP}} = 0.4 \text{ mA};$ | $-I_{QSTOP}$ | 90 | 150 | | μΑ | | $V_{\text{STOP}} \approx 7 \text{ V};$ | | | } | | | | $V_{QSTOP} = 1.2 \text{ V}$ | | 1 | | 1 | | | | | | | | | | Detector (I DET) | | | | | | | Upper switching voltage | | 1 | | 1 | | | for voltage rising (H) | V <sub>DET H</sub> | 1 | 1.3 | 1.6 | V | | Lower switching voltage | OLI III | 1 | | | | | for voltage failing (L) | V <sub>DET L</sub> | 0.95 | | | l v | | Switching hysteresis | VShy | 50 | | 300 | mV | | Input current | $-I_{DET}$ | | 5 | 1 | μА | | $0.9 \text{ V} < V_{\text{DFT}} < 6 \text{ V}$ | -021 | 1 | | | " | | Clamping-diode current | $I_{DET}$ | -3 | | 3 | mΑ | | $V_{\text{DET}} > 6 \text{ V or } V_{\text{DET}} < 0.9 \text{ V}$ | | 1 | | Į. | | | | | • | | • | • | Characteristics $(V_{SON}^* < V_S < V_Z; -25 \degree C < T_A < +85 \degree C)$ | _ | | Lower<br>limit B | typ | Upper<br>limit A | | |------------------------------------|---|------------------|-----|------------------|----| | Delay times | | | | | | | Input comparator → Q <sup>2)</sup> | t | | 200 | 500 | ns | - 1) Calculation of the output voltage $V_{\rm OM}$ : $V_{\rm OM} = C \cdot V_{\rm M1}^{-11} \cdot V_{\rm M2}^{-21}$ in V. The voltages $V_{\rm M1}^{-11}$ and $V_{\rm M2}^{-21}$ are referred to the particular reference level. - 2) Step functions at comparator input $\Delta V_{\text{COMP}} = -100 \text{ mV} \rightarrow \Delta V_{\text{COMP}} = +100 \text{ mV}$ . - 3) The turn-on voltage of $I_{\rm STOP}$ exceeds the turn-on voltage of $I_{\rm START}$ by at least 3 V. - \*) $V_{\rm S\,ON}$ means that $V_{\rm SH}$ has been exceeded but that the voltage is still greater than $V_{\rm SL}$ ### Use and advantages of IC TDA 4814 in SMPS and electronic ballasts ### 1 Switched mode power supplies The "active harmonics filter" consists of a rectifier arrangement in a bridge circuit followed by an up-converter. Through a controller action it is possible to draw a virtually sinusoidal current from the single-phase line and produce a regulated dc voltage at the output. In the case of an SMPS with conventional line rectification it is possible to achieve a power factor (ratio of active power to apparent power) of 0.5 to 0.7. The active harmonics filter serves for improving the power factor, which reaches a value of almost 1, and for reducing the load on the line produced by harmonics. The losses caused by the active harmonics filter are more than compensated by the fact that a subsequent converter can constantly be operated at an optimal operating point because of the input control of the operating voltage. The extra effort that is necessary, compared to an SMPS without an active harmonics filter, is made good upwards of about 500 W by savings elsewhere (e.g. smaller smoothing capacitance and transistors of a higher resistance in the SMPS). With the wide-ranging power supplies that are in increasing demand, i.e. power supplies that can work on a line of 90 through 240 Vac without any sfwitching changes, the power pay-off limit reduces markedly. ### 2 Electronic ballasts for fluorescent lamps The VDE and the EVUs require of **industrial** consumers that they take "sinusoidal current" from the line, i.e. exhibit a purely ohmic response. This is the case with incandescent lamps, cooker rings and heating fixtures. In all electronic devices with rectification and a CR load the current drain is pulsed, i.e. afflicted by a large harmonic content and impermissible according to VDE. The reflected current ripple can interfere with installations for AF power-line carrier control for instance, i.e. lead to faulty switching. The harmonic content of the current consequently may not exceed certain values. The line current for a ballast operating with a stable fluorescent lamp must be such that the share of harmonics in relation to the fundamental does not exceed the values given in table 1. Table 1 Line-current harmonic content in acc. with VDE 0712, part 2 | Harmonics | Permissible<br>harmonic content <sup>1)</sup><br>in % | |---------------|-------------------------------------------------------| | 3rd harmonic | $25 \times \frac{\lambda}{0.9}$ | | 5th harmonic | 7 | | 7th harmonic | <b>i</b> 4 | | 9th harmonic | 3 | | 11th harmonic | 2 | | 13th harmonic | | | and higher | 1 | <sup>1)</sup> $\lambda$ is the power factor The values given here are achieved using the TDA 4814 to drive a SIPMOS in an upconverter regulating circuit. ## Application example Electronic ballast ### Remark Kindly note that the SIEMENS AG holds patents on electronic ballasts for fluorescent lamps, published in "Siemens Energy and Automation", Vol. II, No. 2, March/April 1985 # IC for Push-Pull Switched-Mode Power Supplies with SIPMOS Driver Output ### Preliminary data DIP 20 This versatile switched-mode power supply control IC for the control of SIPMOS power transistors comprises digital and analog functions. These functions are required in the design of high quality flyback and forward converters in single-phase and push-pull operation in normal, half-bridge and full bridge circuits. The component can also be used for single-ended voltage multipliers and speed-controlled motors. Malfunctions in the electrical operation of the switched-mode power supply are recognized by the comparators in the SMPS IC and activate protective functions. ## Pin configuration (top view) ## Pin names | Pin no. | Function | |---------|-------------------------------------------------| | 1 | GND Q SIP | | 2 | Output SIPMOS driver Q SIP 1 | | 3 | Output SIPMOS driver Q SIP 2 | | 4 | Supply voltage $V_{SQSIP}$ | | 5 | Supply voltage $V_{\rm S}$ | | 6 | Soft start C <sub>soft start</sub> | | 7 | VCO C <sub>T</sub> | | 8 | VCO R <sub>T</sub> | | 9 | Ramp generator $C_R$ | | 10 | Input standby ISt | | 11 | Reference voltage $V_{\mathtt{REF}}$ | | 12 | Input overvoltage K 3 | | 13 | Input undervoltage K 4 | | 14 | Ramp generator $R_{\rm R}$ | | 15 | Input dynamic current limitation K 5 (+) | | 16 | Input dynamic current limitation K 5 (-) | | 17 | Input operational amplifier (+) | | 18 | Input operational amplifier (-) | | 19 | Output operational amplifier Q OpAmp/I COMP K 1 | | 20 | GND 0 V | ### Circuit description The various functional units of the component and their interaction are described in the following. ### Supply voltage V<sub>s</sub> The IC enables the two outputs not before the turn-on threshold ( $V_{\rm SON}$ ) at $V_{\rm S}$ is exceeded. The duty cycle (active time/disable time) at the enabled outputs can then rise from zero to the value set with K1 in the time specified by the soft start. An undervoltage at the standby input causes the current consumption $I_s$ to remain at the very low standby current level independent of the voltage $V_s$ . ### Voltage controlled oscillator (VCO) The VCO is connected with the capacitor $C_T$ and the resistor $R_T$ . The charge current at $C_T$ flows continuously and is set with resistor $R_T$ . The discharge current is active during the discharge of $C_T$ and is set internally. In the typical mode of operation the duration of the rising edge is considerably greater than that of the falling edge. During the falling edge the VCO passes a trigger signal to the ramp generator thus discharging the ramp generator capacitance. Additionally, the trigger signal is routed to other parts of the IC. ### Ramp generator The ramp generator is controlled by the VCO and operates at the same frequency as the VCO. The duration of the ramp generator falling edge must be shorter than the VCO fall time. Only then do the ramp generator upper and lower switching levels reach their rated values. To control the pulse width at the output, the voltage of the ramp generator rising edge is compared with an externally adjustable dc voltage at comparator K1. The slope of the rising edge is adjusted via the current by means of $R_{\rm R}$ . This provides the possibility of an additional superimposed control of the output duty cycle. This control capability (feedforward control) permits the compensation of known interference (e.g. input voltage ripple). A superimposed load current control (current mode control) however, can also be implemented. ### Push-pull flipflop The push-pull flipflop is switched by the falling edge of the VCO. This ensures that only one output of the two push-pull outputs is enabled at a time. ### Comparator K1 (duty cycle control) The two plus inputs of the comparator are switched such that the lower plus level is always compared with the level of the minus input. As soon as the voltage of the rising sawtooth edge (minus input) exceeds the lower level of the two plus inputs, the currently active output is disabled via the turn-off flipflop. The "high"-duration of the respectively active output can thus be infinitely varied. As the frequency remains constant, this process corresponds to a change in duty cycle. ### Operational amplifier (op amp) The op amp is a high quality operational amplifier. It can be used in the control circuit to transmit the amplified variations of the voltage to be regulated to the free plus input of comparator K1. A voltage change is thus converted to a duty cycle change. ### Turn-off flipflop The falling edge of the VCO causes a pulse at the turn-off flipflop set input. It can, however, only be actually set if no reset signal is pending. With the turn-off flipflop set, the two outputs are enabled and one of them can be active. Upon an error signal from K5 or upon a turn-off signal from K1 the flipflop disables the outputs. ### Z diode The Z diode limits the voltage at capacitor $C_{\rm soft\, start}$ to a maximum of 5 V. The ramp generator voltage can reach 5.5 V. For an appropriate slope of the rising ramp generator edge, the duty cycle can be limited to a desired maximum value. This can be a possible advantage in flyback converter operation. ### Comparator K2 The comparator has its switching threshold at 1.5 V at the plus input, and with its output sets the error flipflop if the voltage at capacitor $C_{\rm soft\ start}$ is below 1.5 V. The error flipflop, however, will only accept the set pulse if no reset pulse (error) is pending. This prevents a restart of the outputs as long as an error signal is pending. ### Soft start The lower of the two voltages at the K1 plus inputs – compared with the ramp generator voltage – is a measure for the duty cycle at the output. At component turn-on, the voltage at capacitor $C_{\text{soft start}}$ is equal to 0 V. As long as no error exists, the capacitor will be charged to the maximum value of 5 V with a current of 6 $\mu$ A. In the case of an error, $C_{\rm soft\ start}$ is discharged with a current of 2 $\mu$ A. The currently active output, however, is immediately disabled by the error flipflop. Below a charge voltage of 1.5 V, a set signal is pending at the error flipflop and the outputs are enabled if no reset signal is pending at the same time. As the minimum ramp generator voltage, however, is 1.8 V, the duty cycle at the outputs is actually only increased slowly and continuously after the voltage at $C_{\rm soft\ start}$ exceeds 1.8 V. ### **Error flipflop** Error signals, routed to the error flipflop reset input, cause an immediate disabling of the output (low), and after elimination of the error, a restart of the component by soft start. ### Comparators K3 (overvoltage), $V_{REF}$ overcurrent, $V_{S}$ undervoltage These are error detectors that on error, cause the error flipflop to immediately disable the outputs. After elimination of the error, the duty cycle is raised again using the soft start. Upon overvoltage, a current is impressed at the input of K 3, that can be used to enable an adjustable hysteresis or a holding function. ### Comparator K4 (undervoltage) Comparator K4 switches with an adjustable hysteresis. The value of the hysteresis is derived from the internal resistance of the external control source and the current impressed internally at the input of K4. In the undervoltage case, the set current flows into the component in the technical direction of current flow. In the error case (undervoltage), both outputs are disabled. The component restarts by soft start. ### Comparator K5 (dynamic current limiter) K5 serves to recognize overcurrents at the switching transistors. Both inputs of the comparator are externally accessible. After elimination of the error, the outputs are enabled with the VCO trigger pulse at the turn-off flipflop. The delay time between occurrence of an error and disabling of the outputs is only approximately 250 ns. ### Standby input (ISt) This input switches with voltage and current hysteresis. The voltage levels for switching from standby to active operation can be set with an external voltage divider between $V_{\rm S}$ – standby input – ground. ### Reference voltage $(V_{REF})$ The reference voltage source is a highly constant source with regard to its temperature behavior. It can be used for the external wiring of the op amp; the error comparators, the ramp generator, or other external components. ### SIPMOS driver output (QSIP) The two outputs operate in the push-pull mode. They are active high. The duration during which one of the outputs is active, can be varied infinitely. The duration of the falling edge at the frequency generator is equal to the minimum duration during which both outputs are simultaneously low. The output driver is designed as a push-pull stage. The output current is internally limited to the specified values. A 10 $k\Omega$ resistor is connected between the output and ground. This resistor holds the SIPMOS transistor reliably disabled during standby operation (undervoltage at ISt.) Output QSIP is connected with the supply voltage $V_{SQSIP}$ and with ground via diodes. The diode connected to $V_{\text{SQSIP}}$ routes the capacitive shift currents from the SIPMOS transistor gate to the filter capacitor at $V_{\text{SQSIP}}$ during turning on the SMPS supply voltage. The voltage at $V_{\text{SQSIP}}$ can reach approximately 2.3 V without the SIPMOS transistor being turned on. The diode connected to ground connects negative voltages at QSIP to -0.7 V. This provides an unimpeded flow off of capacitive currents occurring during voltage breakdown at the SIPMOS transistor drain connection. For supply voltages starting at approx. 2 V, both outputs are active low in the disabled state. The function of the diode connected to $V_{\text{SQSIP}}$ is then taken over by the pull-down source. ## Maximum ratings | | | Lower<br>limit B | Upper<br>limit A | | |---------------------------------------------------------------------------|------------------------------------------|------------------|------------------|-----| | Supply voltage | | | | | | Inputs K1, Op Amp, K3, K4, K5, ISt | $oldsymbol{V}_\mathtt{S}$ | -0.3 | 33 | V | | Frequency generator (VCO) | | | | | | Voltage at $R_T/C_T$ | $V_{ m CT}$ , $V_{ m RT}$ | -0.3 | 6 | V | | $V_{\rm CT} > 6 \text{ V}$ | $I_{CT}$ | | 3 | mA | | Ramp generator | | | | | | Voltage at $C_R/R_R$ | $V_{ m CR}$ , $V_{ m RR}$ | -0.3 | 6 | V | | Reference voltage | $V_{\mathtt{REF}}$ | -0.3 | 6 | V | | Output Op Amp | $V_{\scriptscriptstyle \mathrm{Qopamp}}$ | -0.3 | 6 | V | | Driver output QSIP1) | $V_{\scriptscriptstyle exttt{QSIP}}$ | -0.3 | V <sub>s</sub> | V | | QSIP clamp diodes at QSIP $V_{QSIP} > V_S$ or $V_{QSIP} < -0.3 \text{ V}$ | $I_{ extsf{QSIP}}$ | -10 | 10 | mA | | Soft start | V <sub>C soft start</sub> | -0.3 | 6 | V | | Junction temperature <sup>2</sup> ) | $T_{i}$ | | 125 | °C | | Storage temperature | $\mathcal{T}_{ ext{stg}}$ | -65 | 125 | °C | | Thermal resistance (system-air) | R <sub>th SA</sub> | | 63 | K/W | | Operating range | | | | | | Supply voltage3) | $V_{S}$ | Vson | 30 | V | | Driver current at QSIP 1, 2 | $I_{ extsf{QSIP}}$ | -1000 | +300 | mA | | Frequency generator (VCO) | $f_{ m VCO}$ | | 300 | kHz | | Ramp generator | $f_{R}$ | | 300 | kHz | | Ambient temperature | $T_{A}$ | -40 | 85 | °C | <sup>1)</sup> With this, the max. power dissipation or junction temperature must be taken into account! 2) At a planned max, operating time of 70 000 hours a continuous max, junction temperature of 150°C is permitted. 3) For V<sub>S ON</sub> values refer to characteristic data. ## Characteristics $V_{SON}^{1}$ ) < $V_{S}$ < 30 V; $T_{A}$ = -40 to + 85°C | -50N/ 155 150 1/A | | 50 0 | | | | | |-------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------|------------------|-----|------------------|------| | | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | | <b>Current consumption</b> | | | | | | | | without load at $V_{\text{REF}}$ QOP, QSIP 1, 2 | $I_{\mathtt{S}}$ | C <sub>T</sub> = 1 nF<br>frequency<br>generator with<br>100 kHz | | | 20 | mA | | Standby operation | $I_{\mathrm{St}}$ | | | İ | 2 | mA | | Hysteresis at $V_{\mathrm{S}}$ | | | | ı | | | | Turn-on threshold for $V_{ m S}$ rising | V <sub>SH</sub> | V <sub>on-THR</sub> ≥V <sub>on-THRH</sub> | | 8.3 | 9.6 | v | | Turn-off threshold for $V_{ m S}$ falling | V <sub>SL</sub> | | | 7.6 | | V | | Reference voltage | | | | | | | | Voltage | $V_{REF}$ | $I_{REF} = 1 \text{ mA}$<br>$T_A = 25^{\circ}\text{C}$<br>$V_S = 15 \text{ V}$ | 2.475 | 2.5 | 2.525 | V | | Load current | $-I_{REF}$ | | o | | 3 | mA | | Voltage change | $\Delta V_{REF}$ | V <sub>s</sub> ± 20% | | | 10 | mV | | Voltage change | $\Delta V_{REF}$ | $I_{REF} \pm 20\%$ | | | 5 | mV | | Temperature response | $\Delta V_{REF}/\Delta T$ | | -0.3 | | +0.3 | mV/K | | Reponse threshold for $I_{REF}$ overcurrent | $I_{\sf OV}$ | | | 7 | | mA | | Short-circuit current | $I_{\mathtt{SC}}$ | V <sub>REF</sub> = 0 V | | 10 | | mA | | Frequency generator ( | VCO) | | | | | | | Frequency range | $f_{ m VCO}$ | | | | 300 | kHz | | Frequency change | ∆f/fo | V <sub>s</sub> ± 20% | | | 1 | % | | Tolerance | Δf/fo | $C_{T} = 0.2 \text{ nF}$<br>$R_{T} = 50 \text{ k}\Omega$<br>$T_{A} = 25^{\circ}\text{C}$ | -5 | | +5 | % | <sup>1)</sup> $V_{\rm S\,ON}$ means that $V_{\rm S\,HIGH}$ has been exceeded, while $V_{\rm S\,LOW}$ has not yet been exceeded. $V_{\rm SON}$ < $V_{\rm S}$ < 30 V; $T_{\rm A}$ = -40 to + 85°C | | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |---------------------------------------------------------------------------------------|-------------------------------|----------------------------------|------------------|--------|------------------|-----| | Charging current for $C_T$ (perm.) | | | | | | | | = current at pin R <sub>τ</sub> | $I_{RT}$ | $I_{RT} = V_{REF/RT}$ | 0 | j | 1 | mΑ | | Discharging current for $C_{T}$ | $I_{\mathtt{dch}}$ | internally fixed | 2.1 | 3 | 3.9 | mA | | C <sub>τ</sub> range | | 1) | 0.2 | | 1000 | nF | | Upper switching threshold<br>Lower switching threshold | $V_{u}$ $V_{l}$ | | : | 5<br>2 | | V | | Ramp generator | | | | | | | | Frequency range | $f_{R}$ | | | | 300 | kHz | | Maximum voltage at C <sub>R</sub> | $V_{ m CRH}$ | | | 5.5 | | V | | Minimum voltage at $C_{R}$ | $oldsymbol{ u}_{ exttt{CRL}}$ | | 1.7 | 1.8 | 1.9 | V . | | Charging current for $C_R$ | | | | | | | | (perm) = current at pin $R_R$ | $I_{ch}$ | V <sub>RR</sub> approx.<br>0.7 V | О | | 3 | mA | | Discharging current for $C_R$ | $I_{dch}$ | internally fixed | 2.8 | 4 | 5.2 | mA | | Ratio $I_{\sf RR}/I_{\sf CR}$ charge | | $I_{\rm RR} = 0.5 {\rm mA}$ | 0.95 | | 1.05 | ., | | Comparator K1 | | | | | | | | Input current | $I_{IK1}$ | | | | 2 | μA | | Turn-off delay time <sup>2</sup> ) (signal transit time input K <sup>2</sup> to QSIP) | | | | | 500 | ns | | Common-mode input | | | | | 300 | 113 | | voltage range | $V_{\rm IC}$ | | o | | 5.5 | V | <sup>7)</sup> C<sub>7</sub> = 0.2 nF corresponds to a fall time of 0.2 μs (±30%) if the discharge current largely exceeds the charge current. The fall time equals the minimum dead time at the output. 2) Step function ΔV = -100 mV → ΔV = +100 mV, for transit time from input comparator to QSIP Characteristics $V_{SON} < V_{S} < 30 \text{ V}; T_{A} = -40 \text{ to } +85^{\circ}\text{C}$ | | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |----------------------------------------------------------------|------------------------|------------------------------------------------|---------------------------------|-----|----------------------------|--------------------------| | Operational amplifier | | | | | | | | Open-loop voltage gain | $G_{VO}$ | | 60 | 80 | | dB | | Input offset voltage | $V_{\rm io}$ | Pin 10 n.c. | -10 | | +10 | mV | | Input current | $-I_{lopamp}$ | | | | 2 | μ <b>A</b> | | Common-mode input voltage range | V <sub>IC</sub> | : | o | | 4 | V | | Output current | $I_{Qopamp}$ | | 0 | | 2 | mA | | Output voltage range | $V_{Qopamp}$ | $0 \text{ mA} < I_{\Omega} < 2 \text{ mA}$ | 0.5 | | 5.5 | V | | Transition frequency | $f_{\top}$ | | | 3 | | MHz | | Transition phase | $\phi_T$ | | | 120 | | degrees | | Temperature coefficient | | | | | ' | | | of $V_{10}$ | TC | | -30 | | +30 | μV/K | | Source current at Q Op Amp | $I_{ m opamp}$ | $0.5 \text{V} < V_{\text{Q}} < 5.5 \text{V}$ | | 120 | | μA | | Soft start | | | | | | | | Charging current for C <sub>softstar</sub> Discharging current | $_{ m t}$ $-I_{ m ch}$ | | | 6 | | μ <b>A</b> | | for C <sub>soft start</sub> | $I_{dch}$ | | | 2 | | μA | | Upper limiting voltage | $V_{lim}$ | | | 5 | | v | | Switching voltage of K2 | V <sub>K2</sub> | | | 1.5 | | V | | Dynamic current limitation K5 | | | | | | | | Input current | $-I_{IDYN}$ | | | | 2 | μА | | Input offset voltage | $V_{10}$ | | -10 | | +10 | mV | | Common-mode input voltage range | V <sub>IC</sub> | | 0 | | <i>V</i> <sub>s</sub> −3 | v | | Turn-off delay time <sup>3</sup> ) | t | Rated load 3 nF at QSIP | | 250 | 400 | ns | | | | at QSIF | | | | | | Undervoltage K4 | | | | | | | | Input current at K4 | $-I_{IK4}$ | | | | 0.2 | μA | | Switching voltage at K4 | $V_{sw}$ | | $V_{\text{REF}}$ $-20\text{mV}$ | | V <sub>REF</sub><br>+20 mV | V | | Hysteresis current | $I_{Hy4H} \ I_{Hy4L}$ | $V_{(+K4)} \ V_{sw} \ V_{(+K4)} \ V_{sw}$ | 10 | 15 | 20<br>0.1 | μ <b>Α</b><br>μ <b>Α</b> | | Turn-off delay time2) | t, 42 | ( · · · · · ) | | | 3 | μs | For footnotes refer to page 652. $V_{SON} < V_{S} < 30 \text{ V}; T_{A} = -40 \text{ to } +85^{\circ}\text{C}$ | | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |----------------------------------------------------|------------------------------------|--------------------------------------------------------------------------|----------------------|-----|----------------------------|----------| | Overvoltage K3 | • | | | | | | | Input current | $-I_{IK3}$ | | | | 0.2 | μA | | Switching voltage | $V_{\sf Sw}$ | | $V_{\rm REF}$ –20 mV | | V <sub>REF</sub><br>+20 mV | ٧ | | Turn-off delay time2) | t | | | | 3 | μs | | Hysteresis current | $-I_{ m Hy3H} \ -I_{ m Hy3L}$ | $V_{(-K3)} > V_{sw}$<br>$V_{(-K3)} < V_{sw}$ | 7 | 10 | 13<br>0.1 | μA<br>μA | | Output driver QSIP 1, 2 | | | | | | | | Output voltage high | $V_{\mathrm{QH}}$ | $I_{QSIP} = -300 \mathrm{mA}$ | V <sub>s</sub> -3 | | | ٧ | | Output voltage low | V <sub>aL</sub><br>V <sub>aL</sub> | $I_{QSIP} = +300 \text{ mA}$<br>$I_{QSIP} = +10 \text{ mA}$ | | | 1.8<br>1.4 | V<br>V | | Output current | $I_{ t QSIP} = I_{ t QSIP}$ | 1)<br>1) | 500<br>300 | 700 | 1000 | mA<br>mA | | Input standby I St | | | | | | | | Turn-on threshold for $V_{\rm lSt}$ rising | V <sub>IStH</sub> | $V_{\rm s} > V_{\rm son}$ | 6.3 | 6.9 | 7.5 | v | | Turn-off threshold for<br>V <sub>ist</sub> falling | Vistl | | 5.6 | 6.2 | 6.8 | v | | Hysteresis current | $-I_{HyStH}$ | $V_{\text{ISt}} > V_{\text{IStH}}$<br>$V_{\text{ISt}} < V_{\text{IStL}}$ | 18 | 25 | 5<br>32 | μA<br>μA | <sup>1)</sup> Dynamic maximum current during rising of falling edge 2) Step function $V_{\rm REF} = -100 \ {\rm mV} \rightarrow V_{\rm REF} = +100 \ {\rm mV}$ for transit time from 3) Step function $\Delta V = -100 \ {\rm mV} \rightarrow \Delta V = +100 \ {\rm mV}$ input comparator to QSIP ### Pulse diagram Preliminary data SO 20L This versatile single-phase switched-mode power supply control IC for the direct control of SIPMOS power transistors comprises digital and analog functions. These functions are required in the design of high quality flyback, forward, and choke converters with switching frequencies up to 300 kHz. The IC can also be used for single-ended voltage multipliers and speed-controlled motors. Malfunctions in the electrical operation of the switched-mode power supply are recognized by the comparators in the SMPS IC and activate protective functions. # Pin configuration (top view) ### Pin names | Pin no. | Function | |---------|--------------------------------------------------| | 1 | GND Q SIP | | 2 | N.C. | | 3 | SIPMOS driver Q SIP | | 4 | Supply voltage V <sub>SQSIP</sub> | | 5 | Supply voltage V <sub>S</sub> | | 6 | Soft start C <sub>soft start</sub> | | 7 | VCO C <sub>T</sub> | | 8 | VCO R <sub>↑</sub> | | 9 | Ramp generator $C_R$ | | 10 | Input standby ISt | | 11 | Reference voltage V <sub>REF</sub> | | 12 | Input overvoltage K 3 | | 13 | Input undervoltage K 4 | | 14 | Ramp generator $R_{\rm R}$ | | 15 | Input dynamic current limitation (+) K5 | | 16 | Input dynamic current limitation (-) K5 | | 17 | Input operational amplifier (+) | | 18 | Input operational amplifier (-) | | 19 | Output operational amplifier/input comparator K1 | | 20 | GND 0 V | ### Circuit description The various functional units of the component and their interaction are described in the following. ### Supply voltage $V_s$ The IC enables the output not before the turn-on threshold ( $V_{\rm S\,ON}$ ) at $V_{\rm S}$ is exceeded. The duty cycle (active time/disable time) at the output can then rise from zero to the value set with K1 in the time specified by the soft start. An undervoltage at the standby input causes the current consumption $I_S$ to remain at the very low standby current level independent of the voltage $V_S$ . ### Voltage controlled oscillator (VCO) The VCO is connected with the capacitor $C_T$ and the resistor $R_T$ . The charge current at $C_T$ flows continuously and is set with resistor $R_T$ . The discharge current is active during the discharge of $C_T$ and is set internally. In the typical mode of operation the duration of the rising edge is considerably greater than that of the falling edge. During the falling edge the VCO passes a trigger signal to the ramp generator thus discharging the ramp generator capacitance. Additionally, the trigger signal is routed to other parts of the IC. ### Ramp generator The ramp generator is controlled by the VCO and operates at the same frequency as the VCO. The duration of the ramp generator falling edge must be shorter than the VCO fall time. Only then do the ramp generator upper and lower switching levels reach their rated values. To control the pulse width at the output, the voltage of the ramp generator rising edge is compared with an externally adjustable dc voltage at comparator K1. The slope of the rising edge is adjusted via the current by means of $R_{\rm R}$ . This provides the possibility of an additional superimposed control of the output duty cycle. This control capability (feedforward control) permits the compensation of known interference (e.g. input voltage ripple). A superimposed load current control (current mode control) however, can also be implemented. ### Comparator K1 (duty cycle control) The two plus inputs of the comparator are switched such that the lower plus level is always compared with the level of the minus input. As soon as the voltage of the rising sawtooth edge (minus input) exceeds the lower level of the two plus inputs, the output is disabled via the turn-off flipflop. The "high"-duration of the output can thus be infinitely varied. As the frequency remains constant, this process corresponds to a change in duty cycle. ### Operational amplifier (Op Amp) The op amp is a high quality operational amplifier. It can be used in the control circuit to transmit the amplified variations of the voltage to be regulated to the free plus input of comparator K1. A voltage change is thus converted to a duty cycle change. ### Turn-off flipflop The falling edge of the VCO causes a pulse at the turn-off flipflop set input. It can, however, only be actually set if no reset signal is pending. With the turn-off flipflop set, the output is enabled and can be active. Upon an error signal from K 5 or upon a turn-off signal from K 1 the flipflop disables the output. #### Z diode The Z diode limits the voltage at capacitor $C_{\rm soft \, start}$ to a maximum of 5 V. The ramp generator voltage can reach 5.5 V. For an appropriate slope of the rising ramp generator edge, the duty cycle can be limited to a desired maximum value. This can be a possible advantage in flyback converter operation. ### Comparator K2 The comparator has its switching threshold at 1.5 V at the plus input, and with its output sets the error flipflop if the voltage at capacitor $C_{\rm soft\ start}$ is below 1.5 V. The error flipflop, however, will only accept the set pulse if no reset pulse (error) is pending. This prevents a restart of the output as long as an error signal is pending. #### Soft start The lower of the two voltages at the K1 plus inputs – compared with the ramp generator voltage – is a measure for the duty cycle at the output. At component turn-on, the voltage at capacitor $C_{\text{soft start}}$ is equal to 0 V. As long as no error exists, the capacitor will be charged to the maximum value of 5 V with a current of 6 $\mu$ A. In the case of an error, $C_{\rm soft\, start}$ is discharged with a current of 2 $\mu$ A. The output, however, is immediately disabled by the error flipflop. Below a charge voltage of 1.5 V, a set signal is pending at the error flipflop and the output is enabled if no reset signal is pending at the same time. As the minimum ramp generator voltage, however, is 1.8 V, the duty cycle at the outputs is actually only increased slowly and continuously after the voltage at $C_{\rm soft\, start}$ exceeds 1.8 V. ### Error flipflop Error signals, routed to the error flipflop reset input, cause an immediate disabling of the output (low), and after elimination of the error, a restart of the component by soft start. ### Comparators K3 (overvoltage), $V_{REF}$ overcurrent, $V_{S}$ undervoltage These are error detectors that on error, cause the error flipflop to immediately disable the output. After elimination of the error, the duty cycle is raised again using the soft start. Upon overvoltage, a current is impressed at the inputs of K 3 and K 4, that can be used to enable an adjustable hysteresis or a holding function. ### Comparator K4 (undervoltage) Comparator K4 switches with an adjustable hysteresis. The value of the hysteresis is derived from the internal resistance of the external control source and the current impressed internally at the input of K4. In the undervoltage case, the set current flows into the component in the technical direction of current flow. In the error case (undervoltage), the output is disabled. The component restarts by soft start. ### Comparator K5 (dynamic current limiter) K5 serves to recognize overcurrents at the switching transistor. Both inputs of the comparator are externally accessible. After elimination of the error, the output is enabled with the VCO trigger pulse at the turn-off flipflop. The delay time between occurrence of an error and disabling of the output is only approximately 250 ns. #### Standby input (ISt) This input switches with voltage and current hysteresis. The voltage levels for switching from standby to active operation can be set with an external voltage divider between $V_s$ – standby input – ground. ### Reference voltage $(V_{RFF})$ The reference voltage source is a highly constant source with regard to its temperature behavior. It can be used for the external wiring of the op amp; the error comparators, the ramp generator, or other external components. #### SIPMOS driver output (QSIP) The output is active high. The duration during which the output is active, can be varied infinitely. The duration of the falling edge at the frequency generator is equal to the minimum duration during which the output is low (dead time). The output driver is designed as a push-pull stage. The output current is internally limited to the specified values. A 10 k $\Omega$ resistor is connected between the output and ground. This resistor holds the SIPMOS transistor reliably disabled during standby operation (undervoltage at ISt.) Output QSIP is connected with the supply voltage $V_{SQSIP}$ and with ground via diodes. The diode connected to $V_{\text{SQSIP}}$ routes the capacitive shift currents from the SIPMOS transistor gate to the filter capacitor at $V_{\text{SQSIP}}$ during turning on the SMPS supply voltage. The voltage at $V_{\text{SQSIP}}$ can reach approximately 2.3 V without the SIPMOS transistor being turned on. The diode connected to ground connects negative voltages at QSIP to -0.7 V. This provides an unimpeded flow off of capacitive currents occurring during voltage breakdown at the SIPMOS transistor drain connection. For supply voltages starting at approx. 2 V, the output is active low in the disabled state. The function of the diode connected to $V_{SQSIP}$ is then taken over by the pull-down source. ### Maximum ratings | | | Lower<br>limit B | Upper<br>limit A | | |---------------------------------------------------------------------------|---------------------------------------------------|------------------|------------------|---------| | Supply voltage | | | | | | inputs K1, Op Amp, K3, K4, K5, ISt | $V_{\mathrm{S}}$ | -0.3 | 33 | V | | Frequency generator (VCO) | | | | | | Voltage at $R_T/C_T$<br>$V_{CT} > 6 \text{ V}$ | $V_{ extsf{CT}},~V_{ extsf{RT}} \ I_{ extsf{CT}}$ | -0.3 | 6 3 | V<br>mA | | Ramp generator | • | | | | | Voltage at $C_R/R_R$ | $V_{ m CR}$ , $V_{ m RR}$ | -0.3 | 6 | V | | Reference voltage | $V_{REF}$ | -0.3 | 6 | V | | Output Op Amp | V <sub>Qopamp</sub> | -0.3 | 6 | V | | $V_{\text{Qopamp}} > 6 \text{ V}$ | $I_{Qopamp}$ | | 2 | mA | | Driver output QSIP1) | V <sub>asip</sub> | -0.3 | V <sub>s</sub> | V . | | QSIP clamp diodes at QSIP $V_{QSIP} > V_S$ or $V_{QSIP} < -0.3 \text{ V}$ | $I_{ t QSIP}$ | -10 | 10 | mA | | Soft start | V <sub>C soft start</sub> | -0.3 | 6 | V | | $V_{\rm C soft start} > 6 m V$ | $I_{Csoftstart}$ | | 100 | μA | | Junction temperature | $T_{\rm j}$ | | 125 | °C | | Storage temperature | $\mathcal{T}_{ ext{stg}}$ | -65 | 125 | °C | | Thermal resistance (system-air) (SO-20 L) | $R_{thSA}$ | | 90 | K/W | | Operating range | | | | | | Supply voltage <sup>2</sup> ) | V <sub>s</sub> | $V_{son}$ | 30 | V | | Driver current at QSIP Take P <sub>max</sub> into account! | $I_{\mathrm{QSIP}}$ | -1000 | +300 | mA | | Frequency generator (VCO) | $f_{ m VCO}$ | | 300 | kHz | | Ramp generator | $f_{R}$ | | 300 | kHz | | Ambient temperature | $T_{A}$ | -40 | 85 | °C | $<sup>\</sup>overline{1}$ With this, the max. power dissipation or junction temperature must be taken into account. 2) For $V_{\rm S\,ON}$ values refer to characteristic data. $V_{SON}^{-1}$ ) < $V_S$ < 30 V; $T_A$ = -40 to + 85°C | 30N 7 3 7 - A | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |----------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------|------------------|------|------------------|------| | Current consumption without load at $V_{\text{REF}}$ QOP, QSIP | $I_{S}$ | $C_T = 1 \text{ nF}$ frequency generator with | | | 20 | mA | | Standby operation | $I_{St}$ | TOO KIIZ | | | 2 | mA | | Hysteresis at $V_{\rm S}$<br>Turn-on threshold for | 1, | | | | | .,, | | V <sub>s</sub> rising<br>Turn-off threshold for | $V_{ extsf{SH}}$ | $V_{\text{on-THR}} \ge V_{\text{on-THRH}}$ | | 8.3 | 9.6 | V | | V <sub>s</sub> falling | $V_{\scriptscriptstyle{SL}}$ | | | 7.6 | | V | | Reference voltage | | | | | | | | Voltage | $V_{REF}$ | $I_{REF} = 1 \text{ mA}$<br>$T_A = 25^{\circ}\text{C}$<br>$V_S = 15 \text{ V}$ | 2.475 | 2.5 | 2.525 | V | | Load current | $-I_{REF}$ | | 0 | | 3 | mA | | Voltage change | $\Delta V_{REF}$ | $V_{\rm S}\pm 20\%$ | | | 10 | mV | | Voltage change | $\Delta V_{REF}$ | $I_{ extsf{REF}}\pm 20\%$ | | | 5 | mV | | Temperature response | $\Delta V_{REF}/\Delta T$ | | -0.3 | | +0.3 | mV/K | | Reponse threshold for | r | | | , | | ^ | | I <sub>REF</sub> overcurrent | $I_{OV}$ | | | 7 | | mA . | | Short-circuit current | $I_{SC}$ | $V_{\text{REF}} = 0 \text{ V}$ | | l 10 | l | l mA | <sup>1)</sup> $V_{\text{S ON}}$ means that $V_{\text{S HIGH}}$ has been exceeded, white $V_{\text{S LOW}}$ has not yet been exceeded. $V_{SON} < V_{S} < 30 \text{ V}; T_{A} = -40 \text{ to } + 85^{\circ}\text{C}$ | | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |---------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------|-----|------------------|-----| | Frequency generator (VCC | <b>)</b> | | | | | | | Frequency range | $f_{ m VCO}$ | | | | 300 | kHz | | Frequency change | ∆f/fo | $V_{\rm S}\pm 20\%$ | | | 1 | % | | Tolerance | Δf/fo | $C_{T} = 0.2 \text{ nF}$<br>$R_{T} = 50 \text{ k}\Omega$<br>$T_{A} = 25^{\circ}\text{C}$ | <b>-5</b> | | +5 | % | | Charging current for $C_T$ (perm.) | | | | | | | | = current at pin R <sub>T</sub> | $I_{RT}$ | $I_{RT} = V_{REF/RT}$ | 0 | | 1 | mA | | Discharging current for $C_{\scriptscriptstyle T}$ | $I_{\sf dch}$ | internally fixed | 2.1 | 3 | 3.9 | mA | | C <sub>T</sub> range | | 1) | 0.2 | | 1000 | nF | | Upper switching threshold<br>Lower switching threshold | $V_{\scriptscriptstyle m u} = V_{\scriptscriptstyle m l}$ | | | 5 2 | | V | | Lower switching threshold | VI | | | 2 | | V | | Ramp generator | | | | | | | | Frequency range | $f_{R}$ | | | | 300 | kHz | | Maximum voltage at $C_{R}$ | $V_{\mathtt{CRH}}$ | | l | 5.5 | | \ V | | Minimum voltage at $\mathcal{C}_{\scriptscriptstyleR}$ | $V_{\mathtt{CRL}}$ | | 1.7 | 1.8 | 1.9 | V | | Charging current for C <sub>R</sub> | | | | | | | | (perm) = current at pin $R_R$ | $I_{ch}$ | V <sub>RR</sub> approx. | 0 | i | 3 | mA | | Discharging current for $C_R$ | $I_{ m deh}$ | internally fixed | 2.8 | 4 | 5.2 | mA | | Ratio $I_{\rm RR}/I_{\rm CR\ charge}$ | - ucii | $I_{\rm RR} = 0.5 \mathrm{mA}$ | 0.95 | , | 1.05 | | | - | | - nn | | | .,,,, | | | Comparator K1 | | | | | | | | Input current | $I_{IK1}$ | | | | 2 | μA | | Turn-off delay time <sup>2</sup> ) (signal transit time input K' to QSIP) | I | | | | 500 | ns | | Common-mode input | | | 1 | | | | | voltage range | $V_{\rm IC}$ | | 0 | | 5.5 | V | <sup>1)</sup> $C_T = 0.2$ nF corresponds to a fall time of 0.2 $\mu$ s ( $\pm$ 30%) if the discharge current largely exceeds the load current. The fall time equals the minimum dead time at the output. 2) Step function $\Delta V = -100$ mV $\rightarrow \Delta V = +100$ mV, for transit time from input comparator to QSIP Characteristics $V_{SON} < V_{S} < 30 \text{ V}; T_{A} = -40 \text{ to } +85^{\circ}\text{C}$ | -30N3 | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |----------------------------------------------------------------------|----------------------------------------------------------|------------------|-----|-------------------|---------| | Operational amplifier | | | | | | | Open-loop voltage gain Gvo | | 60 | 80 | | dB | | Input offset voltage V <sub>IO</sub> | Pin 10 n.c. | -10 | | +10 | mV | | Input current $-I_{lop}$ | mp | | | 2 | μA | | Common-mode input voltage range $V_{\rm IC}$ | | 0 | | 4 | V | | Output current $I_{Qo}$ | amp | 0 | | 2 | mA | | | $_{amp}$ 0 mA $< I_{Q} < 2$ mA | 0.5 | | 5.5 | V | | Transition frequency $f_{T}$ | : | | 3 | | MHz | | Transition phase φ <sub>τ</sub> | | | 120 | | degrees | | Temperature coefficient | | | | | | | of $V_{10}$ | | -30 | | +30 | μV/K | | Source current at QOp Amp $I_{op}$ | $_{\rm mp} \mid 0.5 {\rm V} < V_{\rm Q} < 5.5 {\rm V}$ | ' | 120 | | μA | | Soft start | | | | | | | Charging current for $C_{\text{soft start}} - I_{\text{soft start}}$ | , | | 6 | | μА | | Discharging current | | | | | 1 | | for $C_{ m softstart}$ $I_{ m dc}$ | | | 2 | | μА | | Upper limiting voltage $V_{ m li}$ | | | 5 | | V | | Switching voltage of K2 $V_{\kappa}$ | | | 1.5 | | V | | Dynamic current<br>limitation K5 | | 1 | | | | | Input current $-I_{1D}$ | | | | 2 | μA | | Input offset voltage $V_{IC}$ | N | -10 | | +10 | mV | | Common-mode input | | ' | | ' ' " | '''' | | voltage range $V_{\rm ic}$ | | 0 | | V <sub>s</sub> -3 | ν | | Turn-off delay time <sup>3</sup> ) t | Rated load 3 nF | | 250 | 400 | ns | | | at QSIP | | | | | | Undervoltage K4 | | | | | | | Input current at K4 -IIK | | | | 0.2 | μA | | Switching voltage at K4 $V_{s_i}$ | | V <sub>REF</sub> | | VREF | v | | <del>-</del> | | -20 mV | | +20 mV | | | Hysteresis current $I_{ m Hy}$ | | 10 | 15 | 20 | μA | | $I_{\sf Hy}$ | $V_{(+K4)} > V_{sw}$ | | | 0.1 | μA | | Turn-off delay time <sup>2</sup> ) t | | 1 | | 1 3 | l µs | For footnotes refer to page 666. $V_{SON} < V_{S} < 30 \text{ V}; T_{A} = -40 \text{ to } +85^{\circ}\text{C}$ | | | Test conditions | Lower<br>limit B | typ | Upper<br>limit A | | |----------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------|-----------------------------------|-----|-----------------------------------|--------------------------| | Overvoltage K3 | - | <u>-</u> | _ | | | | | Input current | $-I_{IK3}$ | | | | 0.2 | μΑ | | Switching voltage | $V_{\sf sw}$ | | <i>V</i> <sub>REF</sub><br>-20 mV | | <i>V</i> <sub>REF</sub><br>+20 mV | V | | Turn-off delay time2) | t | | | | 3 | μs | | Hysteresis current | $-I_{\mathrm{Hy3L}} -I_{\mathrm{Hy3L}}$ | $V_{(-K3)} > V_{sw}$<br>$V_{(-K3)} < V_{sw}$ | 7 | 10 | 13<br>0.1 | μA<br>μA | | Output driver QSIP | | | | | | | | Output voltage high | $V_{ m QH}$ | $I_{QSIP} = -300 \text{mA}$ | V <sub>s</sub> −3 | | ! | V | | Output voltage low | V <sub>aL</sub><br>V <sub>aL</sub> | $I_{QSIP} = +300 \text{ mA}$<br>$I_{QSIP} = +10 \text{ mA}$ | | | 1.8<br>1.4 | V<br>V | | Output current | $I_{ t QSIP} \ -I_{ t QSIP}$ | $C_{\text{QSiP}} = 10 \text{ nF}$ | 500<br>300 | 700 | 1000 | mA¹)<br>mA¹) | | Input standby ISt | | | | | | | | Turn-on threshold for $V_{\rm ISt}$ rising | $V_{ \mathrm{StH}}$ | $V_{\rm s} > V_{\rm son}$ | 6.3 | 6.9 | 7.5 | v | | Turn-off threshold for $V_{\rm ISt}$ falling | $V_{IStL}$ | | 5.6 | 6.2 | 6.8 | v | | Hysteresis current | $-I_{HyStH} \ I_{HyStL}$ | $V_{\text{ISt}} > V_{\text{IStH}}$ $V_{\text{ISt}} < V_{\text{IStL}}$ | 18 | 25 | 5<br>32 | μ <b>Α</b><br>μ <b>Α</b> | <sup>1)</sup> Dynamic maximum current during rising or falling edge 2) Step function $V_{REF} = -100 \text{ mV} \longrightarrow V_{REF} = +100 \text{ mV}$ for transit time from 3) Step function $\Delta V = -100 \text{ mV} \longrightarrow \Delta V = +100 \text{ mV}$ input comparator to QSIP ### Pulse diagram SIP 9 The TDA 4930 can be applied as a class B stereo amplifier or mono amplifier in bridge configuration for AF signals. In addition, the component is provided with a protective circuitry against overtemperature and overload. #### **Features** - Universal application as stereo amplifier or mono amplifier in bridge configuration - Wide supply voltage range - Minimum of external components - Outputs AC and DC short-circuit resistant ### **Maximum ratings** | Supply voltage Output peak current Input voltage range Junction temperature Storage temperature range | $egin{array}{l} V_{\mathrm{S}} & & & & & & & & & & & & & & & & & & $ | 32<br>2.5<br>-0.3 to V <sub>S</sub><br>150<br>-40 to 125 | V<br>A<br>V<br>℃<br>°C | |-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------|------------------------| | Thermal resistance (system-case) | $R_{ m th~JC}$ | 6 | K/W | | Operating range | | | | | Supply voltage | | | | |-------------------------|-------------|-----------|-----| | R <sub>L</sub> ≥8 Ω | $v_{\rm s}$ | 8 to 26 | l v | | $R_{\perp} = 4 \Omega$ | $v_{s}$ | 8 to 22 | ĺν | | Case temperature | $\tau_{c}$ | -20 to 85 | \°C | | $P_{cs} = 10 \text{ W}$ | v | | ' | $V_{\rm S} = 19 \text{ V}; T_{\rm A} = 25 \,^{\circ}\text{C}$ | 18 101,1A 200 | | i | i | ı | | I. | |-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------|----------|-----------------|----------|----------------| | | | Test<br>circuit | min | typ | max | | | Quiescent current ( $V_i = 0$ )<br>Output voltage ( $V_i = 0$ )<br>Input resistance <sup>1)</sup><br>Output power ( $f = 1 \text{ kHz}$ ) | I <sub>5</sub><br>V <sub>q9;1</sub><br>R <sub>i7;3</sub> | 1 1 1 | 9 | 30<br>9.5<br>20 | 60<br>10 | rhA<br>V<br>kΩ | | <ul> <li>stereo operation</li> <li>THD = 1%</li> <li>THD = 10%</li> <li>bridge operation</li> </ul> | P <sub>q9;1</sub><br>P <sub>q9;1</sub> | 1 | 7 9 | 8<br>10 | | w<br>w | | THD = 1%<br>THD = 10% | Pq9;1<br>Pq9;1 | 2 2 | 14<br>18 | 16<br>20 | | W | | Line hum suppression <sup>2)</sup><br>$f_r = 100 \text{ Hz}$ ; $V_r = 0.5 \text{ V}$ | a <sub>hum</sub> | 1 | 40 | 46 | | dB | | Current consumption $P_9 = P_1 = 10 \text{ W}$ ; $f_i = 1 \text{ kHz}$ | $I_5$ | 1 | | 1.5 | | A | | Efficiency $P_9 = P_1 = 10 \text{ W}$ ; $f_1 = 1 \text{ kHz}$ | η | 1 | !<br> | 70 | | % | | Total harmonic distortion $P_{9/1} = 0.05$ to 6 W $f_i = 40$ Hz to 15 kHz | THD | 1 | | 0.2 | 0.5 | % | | Cross-talk rejection $f_i = 1 \text{ kHz}$ ; $P_0$ or $P_1 = 10 \text{ W}$ | a <sub>cr</sub> | 1 | | 50 | | dB | | Transmission range <sup>3)</sup> Disturbance voltage (B = 30 Hz to 20 kHz) | B<br>V <sub>d</sub> | 1 | 40 Hz to | 60 kHz | | ]<br>Ιμν | | in acc. with DIN 45405 referred to input <sup>4)</sup> | <b>v</b> d | ' | | | | <u> </u> | | Noise voltage (CCIR filter)<br>in accordance with DIN 45405<br>referred to the input <sup>4)</sup> | V <sub>n</sub> | 1 | E | 15 | | μVs | | Difference in transmission measure $P_9 = P_1 = 7 \text{ W}$<br>$f_1 = 40 \text{ Hz}$ to 20 kHz | ∆G <sub>V</sub> | 1 | | | 1 | dB | | Voltage gain stereo<br>Voltage gain bridge configuration | G <sub>∨</sub><br>G <sub>∨</sub> | 1 2 | | 30<br>36 | | dB<br>dB | | DC output voltage at active DC protection if S1/9 is closed; $V_S \ge 10 \text{ V}$ | V <sub>q 9;1</sub> | 2 | | 0.15 | 0.30 | V | <sup>1)</sup> S2a(b) open/closed 2) S1a(b) and S3 in position 2 3) P<sub>9/1</sub> = 6 W; -3 dB referred to 1 kHz 4) S1a(b) in position 2 ### Circuit description The IC contains 2 complete amplifiers and can be used for a wide variety of applications with a minimum of external circuitry. The TDA 4930 can be applied as stereo amplifier or amplifier in bridge configuration for operating voltages ranging between 8 V and 26 V, with speakerload impedance from 1 to 16 $\Omega$ . The prestages are differential amplifiers with strong negative feedback. Internal frequency compensation in the driver amplifier limits the gain-bandwidth product to 4.5 MHz. The power output stages are comprised of guasi PNP transistors (small saturation voltage). Each power element is equipped with an independent protective circuit, rendering the outputs of the amplifiers AC and DC short-circuit resistant. A DC protective circuit of the outputs prevents overloading of the loudspeakers, if ground connections become apparent during bridge operations. To avoid overheating, a temperature fuse affecting both amplifiers prevents current supply to the power output stages during inadmissibly high chip temperatures. As a special economic feature, the negative feedback resistances for $G_{\nu} = 30$ dB and the input voltage reference divider have been integrated. ### Pin description | Pin | Function | |-----|---------------------------------------------| | 1 | Output right channel | | 2 | Inverting input right channel | | | (more than 22 kΩ) | | 3 | Non-inverting input right channel | | 4 | GND | | 5 | +V <sub>s</sub> | | 6 | GND | | 7 | Non-inverting input left channel | | 8 | Line hum suppression right and left channel | | 9 | Output left channel | ### **Block diagram** ### Test and measurement circuit ### 1. Stereo operation ### Test and measurement circuit ### 2. Bridge operation ### **Application circuit** ### 1. Stereo operation ### Layout/Plug-in location plan ### **Application circuit** ### 2. Bridge operation (only one channel) ### Layout/Plug-in location plan ### Quiescent current versus supply voltage ### Stereo operation ## Output power versus ### Typical operating range of the final transistors adjusted by internal protective circuits #### Stereo operation ## **Output power versus** ### **Bridge operation** ## **Output power versus** ### Stereo operation ### Total harmonic distortion #### Stereo operation ## Total harmonic distortion versus #### Stereo operation ## Power dissipation (each channel) $-P_0$ ### Stereo operation Ptot # Power dissipation (each channel) #### Stereo operation ## Stereo operation ### Stereo operation ## Power dissipation (each channel) #### Stereo operation #### Stereo operation ### Total harmonic distortion 10³ 104 Hz ## Line hum suppression versus #### Cross-talk rejection versus frequency 10<sup>2</sup> 0,1 SIP 9 The TDA 4935 can be applied as a class B stereo amplifier or mono amplifier in bridge configuration for AF signals. In addition, the component is provided with a protective circuitry against overtemperature and overload. #### **Features** - Universal application as stereo amplifier or mono amplifier in bridge configuration - Wide supply voltage range - Minimum of external components ### Maximum ratings | Supply voltage | $V_{ m S}$ | 32 | V | |----------------------------------|-----------------------|------------------------|-----| | Output peak current | $I_1$ ; $I_9$ | 2.8 | A | | Input voltage range | $V_2$ ; $V_3$ ; $V_7$ | -0.3 to V <sub>S</sub> | l v | | Junction temperature | $\tau_{i}$ | 150 | °C | | Storage temperature range | $ au_{stg}$ | -40 to 125 | °C | | Thermal resistance (system-case) | $R_{thJC}$ | 4 | k/w | | Operating range | | | | | Supply voltage | $V_{ m S}$ | | | | R <sub>L</sub> ≥8 Ω | $V_{\mathbb{S}}$ | 8 to 30 | V | | $R_L = 4 \Omega$ | $V_{\mathtt{S}}$ | 8 to 24 | V | | Case temperature | $T_{\mathbf{C}}$ | −20 to 85 | °C | | $P_{V} = 15 \text{ W}$ | | • | ' | | $V_{\rm S} = 24 \text{ V}; T_{\rm C} = 25 ^{\circ}\text{C}$ | | | | | | | | |--------------------------------------------------------------|-------------------|----------|--------|--------------|-------|-----|--| | 3 - 1, 0 - 1 | | Test | min | typ | max | | | | | | circuit | 111111 | ryp | IIIax | | | | Quiescent current $V_1 = 0$ | $I_5$ | 1 | | 40 | 80 | mA | | | Output voltage | V <sub>q1;9</sub> | 1 | 11 | 12 | 13 | v | | | V <sub>i</sub> == 0 | · q i ; 9 | | '' | '- | .0 | ' | | | Input resistance1) | $R_{i:3:7}$ | 1 | | 20 | | kΩ | | | Output power | | | | | | | | | f = 1 kHz | | | | | | | | | <ul> <li>stereo operation</li> </ul> | | | | | | | | | THD = 1% | Pq 1: 9 | 1 | 10 | 12 | | W | | | THD = 10% | Pq1:9 | 1 | 13 | 15 | | W | | | <ul> <li>bridge operation</li> </ul> | | | | | | | | | THD = 1% | Pq1;9 | 2 | 20 | 24 | | W | | | THD = 10% | $P_{q1;9}$ | 2 | 26 | 30 | | W | | | Line hum suppression <sup>2)</sup> | a <sub>hum</sub> | 1 | 40 | 46 | | dB | | | $f_{\rm R} = 100 \; {\rm Hz}; \; V_{\rm R} = 0.5 \; {\rm V}$ | | | 1 | | | | | | Current consumption | $I_5$ | 1 | | 1.8 | | Α | | | $P_9 = P_1 = 15 \text{ W}; t_i = 1 \text{ kHz}$ | | ļ | 1 | | | | | | Efficiency | η | 1 | | 70 | | % | | | $P_9 = P_1 = 10 \text{ W}; f_i = 1 \text{ kHz}$ | | | i | | | | | | Total harmonic distortion | THD | 1 | 1 | 0.2 | 0.5 | % | | | P <sub>9/1</sub> ≈ 0.05 – 10 W | | | ] | | | | | | $f_i = 40 \text{ Hz to } 15 \text{ kHz}$ | | ŀ | | | | | | | Cross-talk rejection | a <sub>cr</sub> | 1 | | 50 | | dB | | | $f_i = 1 \text{ kHz};$ | | <u> </u> | | | | | | | $P_9 \text{ or } P_1 = 15 \text{ W}$ | | | | | | | | | Transmission range <sup>3)</sup> | В | 1 | 40 | ) Hz to 60 k | Ήz | | | | Disturbance voltage (B = 30 Hz to 20 kHz) | $V_{\rm d}$ | 1 | | 5 | | μV | | | in acc. with DIN 45405 | | | | | | | | | referred to input <sup>4)</sup> | | | | | | | | | Noise voltage (CCIR filter) | $V_{n}$ | 1 | | 15 | | μVs | | | in acc. with DIN 45405 | | | | | | Ì | | | referred to the input <sup>4)</sup> | | | | | | | | | Difference in transmission measure | ∆G <sub>V</sub> | 1 | | | 1 | ₫₿ | | | $P_9 = P_1 = 10 \text{ W}$ | | | İ | | | | | | f <sub>i</sub> = 40 Hz to 20 kHz | | | | | | | | | Voltage gain | _ | l . | | | | | | | stereo | G∨ | 1 | | 30 | | d₿ | | | bridge configuration | G∨ | 2 | 1 | 36 | | dB | | <sup>1)</sup> S2a (b) open/closed <sup>2)</sup> S1a (b) and S3 in position 2 3) P<sub>9/1</sub> = 6 W; -3 dB referred to 1 kHz 4) S1a (b) in position 2 ### Circuit description The IC contains 2 complete amplifiers and can be used for a wide variety of applications with a minimum of external circuitry. The TDA 4935 can be applied as stereo amplifier or amplifier in bridge configuration for operating voltages ranging between 8 V and 26 V. The prestages are differential amplifiers with strong negative feedback. Internal frequency compensation in the driver amplifier limits the gain-bandwidth product to 4.5 MHz. The power output stages are comprised of quasi PNP transistors (small saturation voltage). To avoid overheating, a temperature fuse affecting both amplifiers prevents current supply to the power output stages during inadmissibly high chip temperatures. As a special economic feature, the negative feedback resistances for $G_v = 30$ dB and the input voltage reference divider have been integrated. #### Pin description | Pin | Function | |-----|---------------------------------------------| | 1 | Output right channel | | 2 | Inverting input right channel | | | (more than 22 kΩ) | | 3 | Non-inverting input right channel | | 4 | GND | | 5 | $+V_{\rm S}$ | | 6 | GND | | 7 | Non-inverting input left channel | | 8 | Line hum suppression right and left channel | | 9 | Output left channel | ### **Block diagram** ### Test and measurement circuit ### 1. Stereo operation #### Test and measurement circuit ## 2. Bridge operation # Application circuit ## 1. Stereo operation # Layout/Plug-in location plan # **Application circuit** ## 2. Bridge operation (only one channel) # Layout/Plug-in location plan 2 x 30W Stereo operation #### Stereo operation $P_{\rm tot}$ Power dissipation (each channel) W versus output power #### Stereo operation Efficiency versus output #### Stereo operation Power dissipation (each channel) #### Stereo operation Total harmonic distortion Stereo operation # Supply current (one channel) A modulated) versus output power #### Stereo operation # Line hum suppression versus ### Cross-talk rejection **-** f The high gain, controlled video IF amplifier with controlled demodulator includes low-impedance outputs for the positive and negative video signal, gated control as well as delayed tuner control and an AFC output. #### TDA 5400-2: for PNP tuners #### **Features** - High degree of integration - Extensive control range - High input sensitivity #### Maximum ratings | Supply voltage Junction temperature Storage temperature range | V <sub>S</sub><br>T <sub>j</sub><br>T <sub>stg</sub> | 16.5<br>150<br>—40 to 125 | °C<br>°C | |---------------------------------------------------------------|------------------------------------------------------|-----------------------------------|----------------| | Thermal resistance (system-air) | R <sub>th SA</sub> | 70 | K/W | | Operational range | | | | | Supply voltage IF frequency Ambient temperature | Vs<br>f <sub>IF</sub><br>T <sub>A</sub> | 10 to 15.8<br>15 to 75<br>0 to 70 | V<br>MHz<br>°C | | Characteristics $V_S = 13 \text{ V}; T_A = 25 ^{\circ}\text{C}$ | · | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------| | Current consumption Stabilized reference voltage Control current for tuner $V_{16} = 0.5 \ V_{13}$ | I <sub>13</sub><br>V <sub>14/12</sub><br>I <sub>16</sub> | 60<br>6.0<br>4.0 | mA<br>Vdc<br>mA | | Tuner AGC threshold | V <sub>15/12</sub> | 0 to 4 | Vdc | | Gating pulse voltage<br>pos. gating pulse<br>neg. gating pulse | V <sub>1</sub><br>V <sub>1</sub> | +3.0<br>-3.0 | V<br>V | | Input voltage at $G_{\text{max}}$ $V_3 = 3 V_{\text{pp}}$ | V <sub>i17/18</sub> | max 100 | μV | | AGC range "F<br>IF control voltage | ∆G | 60 | dB | | V <sub>max</sub><br>V <sub>min</sub> | $V_{2/12} \ V_{2/12}$ | min 0<br>max 4.0 | Vdc<br>Vdc | | AFC output current AFC switching | $I_{q6}$ | ± 1.0 | mA | | $V_8 = V_9, R = 10 \text{ k}\Omega$ OFF<br>$V_8 = V_9, R = \infty$ ON<br>AFC direction | V <sub>8/12</sub><br>V <sub>8/12</sub> | max 4.0<br>6.0 | Vdc<br>Vdc | | di/df> 0<br>di/df< 0 | V <sub>5/12</sub><br>V <sub>5/12</sub> | 4.0 to V <sub>13</sub><br>0 to 1.0 | Vdc<br>Vdc | | Video output voltage (pos.) | $V_{q3pp}$ | 3.0 | V | | Sync pulse level DC voltage $V_2 = 4 \text{ V}$ ; $V_{17/18} = 0$ Output current | V <sub>3/12</sub><br>V <sub>3/12</sub> | 2.0<br>5.3 | Vdc<br>Vdc | | to ground through $R$ to plus $V_3 = 7 \text{ V}$ | $I_{ extsf{q} 3} \ I_{ extsf{q} 3}$ | -5.0<br>+2.0 | mA<br>mA | | Video output voltage (neg.) $(R_L = \infty)$<br>Sync pulse level<br>DC voltage $(V_2 = 4 \text{ V}; V_{17/18} = 0)$<br>Output current | V <sub>q 4 pp</sub><br>V <sub>4/12</sub><br>V <sub>4/12</sub> | 3.0<br>V <sub>13</sub> -2.0<br>V <sub>13</sub> -5.3 | V<br>Vdc<br>Vdc | | to ground through $R$ to plus $V_4 = V_{13}$ | $I_{{f q}4} \ I_{{f q}4}$ | -5.0<br>+1.0 | mA<br>mA | | Additional application data1) | | | | | Input impedance Output impedance AFC input impedance Output resistance Output resistance Residual IF (basic frequency) Video bandwidth (-3 dB) Intermodulation ratio with | $Z_{117/18}$ $Z_{q10/11}$ $Z_{18/9}$ $R_{q3}$ $R_{q4}$ $V_{3}$ ; $V_{4}$ $B_{video}$ | 1.8/2<br>6.6/2<br>20<br>150<br>150<br>10<br>6.0 | kΩ/pF<br>kΩ/pF<br>kΩ<br>Ω<br>Ω<br>mV<br>MHz | | reference to $f_{CC}$ (sound-color-beat frequency) | а | 45 | dB | <sup>1)</sup> not measured The integrated circuit is comprised of a 4-stage controlled AM amplifier, a limiter and mixer for synchronous demodulation of the video signals as well as an FM demodulator to generate positive or negative AFC voltages. In addition, an amplifier for both the positive and negative video output signal is included. The positive video signal together with the positive flyback pulse are used for gated control. #### Pin description | Pin | Function | |-----|------------------------| | 1 | Gating pulse | | 2 | Time constant AGC | | 3 | Positive video output | | 4 | Negative video output | | 5 | AFC polarity switch | | 6 | AFC output | | 7 | White level adjustment | | 8 | AFC circuit | | 9 | AFC circuit | | 10 | Tank circuit | | 11 | Tank circuit | | 12 | GND | | 13 | Supply voltage | | 14 | Reference voltage | | 15 | Tuner AGC | | 16 | Delayed AGC output | | 17 | Video IF input | | 18 | Video IF input | ## Block diagram **DIP 18** The monolithically integrated circuit TDA 5660 P is especially suitable as modulator for the 48 to 860 MHz frequency range and is applied e.g. in video recorders, cable converters, TV converter installations, demodulators, video generators, video security systems, amateur TV applications, as well as personal computers. - Synchronizing level-clamping circuit - Peak white value gain control - Continuous adjustment of modulation index for positive and negative modulation - Dynamic residual carrier setting - FM sound modulator - AM sound modulator - Picture carrier to sound carrier adjustment - Symmetrical mixer output - Symmetrical oscillator with own RF ground - Low radiation - Superior frequency stability of main oscillator - Superior frequency stability of sound oscillator - Internal reference voltage #### Circuit description Via pin 1, the sound signal is capacitively coupled to the AF input for the FM modulation of the oscillator. An external circuitry sets the preemphasis. This signal is forwarded to a mixer which is influenced by the AM modulation input of pin 16. The picture to sound carrier ratio can be changed by connecting an external voltage to pin 16, which deviates from the internal reference voltage. In case, the sound carrier should not be FM but AM modulated, pin 1 should be connected to pin 2, while the AF signal is capacitively coupled to pin 16. Through an additional external dc voltage at pin 16, the set AM modulation index can be changed by overriding the internally adjusted control voltage for a fixed AM modulation index. At the output of the above described mixer the FM and/or AM modulated sound signal is added to the video signal and mixed with the oscillator signal in the RF mixer. A parallel resonant circuit is connected to the sound carrier oscillator at pin 17, 18. The unloaded Q of the resonant circuit must be Q=25 and the parallel resistor $R_T=6.8~\mathrm{k}\Omega$ to ensure a picture to sound carrier ratio of 12.5 dB. At the same time, the capacitative and/or inductive reactance for the resonance frequency should have a value of $X_C\approx X_L\approx 800~\Omega$ . The video signal with the negative synchronous level is capacitively connected to pin 10. The internal clamping circuit is referenced to the synchronizing level. Should the video signal change by 6 dB, this change will be compensated by the resonant circuit which is set to the peak white value. At pin 11, the current pulses of the peak white detector are filtered through the capacitor which also determines the control time constant. When pin 12 is connected to ground, the RF carrier switches from negative to positive video modulation. With the variable resistor of $R=\infty ....0$ $\Omega$ at pin 12, the modulation depth, beginning with $R=\infty$ and a negative modulation of $m_{\text{D/N}}=80\%$ , can be increased to $m_{\text{D/N}}=100\%$ and continued with a positive modulation of $m_{\text{D/P}}=100\%$ down to $m_{\text{D/P}}=88\%$ with R=0 $\Omega$ . The internal reference voltage has to be capacitively blocked at pin 2. The amplifier of the RF oscillator is, available at pins 3-7. The oscillator operates as a symmetrical ECO circuit. The capacitive reactance for the resonance frequency should be $X_{\rm C}\approx 70~\Omega$ between pins 3, 4 and 6, 7 and $X_{\rm C}\approx 26~\Omega$ between pins 4, 6. In order to set the required residual carrier suppression, pin 9 is used to compensate for any dynamic asymmetry of the RF mixer during high frequencies of > 300 MHz. The oscillator chip ground, pin 5, should be connected to ground at the oscillator resonant circuit shielding. Via pin 3 and 7 an external oscillator signal can be injected inductively or capacitively. The peripheral layout of the pc board should be provided with a minimum shielding attenuation of approx. 80 dB between the oscillator pins 3-7 and the modulator outputs 13-15. For optimum residual carrier suppression, the symmetric mixer outputs at pins 13, 15 should be connected to a matched balanced-to-unbalanced broadband transformer with excellent phase precision at 0 and 180 degrees, e.g. a Guanella transformer. The transmission loss should be less than 3 dB. In addition, an LC low pass filter combination is required at the output. The cut-off frequency of the low pass filter combination must exceed the maximum operating frequency. If the application circuit according to figure 1, 2 is used, a multiplication factor V/RF (application) = V/RF (data sheet) 3.9 must be used to convert a 300 $\Omega$ symmetrical impedance to an asymmetrical impedance of 75 $\Omega$ for the stated RF output voltage $V_q$ of the type specification in order to ensure a transmission attenuation of 0 dB for the balanced-to-unbalanced mixer. ## **Maximum ratings** | | | min | max | | Remarks | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------| | Supply voltage<br>Current from pin 2 | V <sub>S</sub><br>-I <sub>2</sub> | -0.3<br>0 | 14.5 | V<br>mA | $V_2 = 7 \text{ to } 8 \text{ V}$<br>$V_8 = 9.5 \text{ to } 13.5 \text{ V}$ | | Voltage at pin 1<br>Voltage at pin 9<br>Voltage at pin 10 | V <sub>1</sub><br>V <sub>9</sub><br>V <sub>10 pp</sub> | V <sub>2</sub> -2 | V <sub>2</sub> +2<br>1<br>1.5 | V<br>V<br>V | $V_{\rm S} = 9.5 \text{ to } 13.5 \text{ V}$ only via C | | Capacitance at pin 2 Capacitance at pin 11 Voltage at pin 12 Voltage at pin 13 Voltage at pin 15 Voltage at pin 16 Only the external circuitry shown in application circuits 1 and 2 may be connected to pins 3, 4, 6, 7, 17 and 18 Junction temperature | C <sub>2</sub><br>C <sub>11</sub><br>V <sub>12</sub><br>V <sub>13</sub><br>V <sub>15</sub><br>V <sub>16</sub> | 0<br>0<br>-0.3<br>V <sub>2</sub><br>V <sub>2</sub><br>V <sub>2</sub> -1.5 | 100<br>15<br>1.4<br>V <sub>S</sub><br>V <sub>S</sub><br>V <sub>2</sub> +1.5 | πF<br>μF<br>V<br>V<br>V | (max. 1 μF)<br>$V_S = 9.5$ to 13.5 V | | Storage temperature Thermal resistance (system-air) | T <sub>j</sub><br>T <sub>stg</sub><br>R <sub>th SA</sub> | -40 | 125 | °C<br>K/W | | | Operating range | | | | | | | Supply voltage Video input frequency Sound input frequency Output frequency | $V_{ m S}$ $f_{ m VIDEO}$ $f_{ m AF}$ $f_{ m q}$ | 9.5<br>0<br>0<br>48 | 13.5<br>5<br>20<br>860 | V<br>MHz<br>kHz<br>MHz | depending on the oscillator circuitry at pins 3-7 | | Ambient temperature<br>Sound oscillator<br>Voltage at pin 13, 15 | T <sub>A</sub><br>f <sub>OSC</sub><br>V <sub>13, 15</sub> | 0<br>4<br>V <sub>2</sub> | 70<br>7<br><i>V</i> s | °C<br>MHz<br>V | | | | | tics | |--|--|------| | | | | | | | | | Characteristics | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|-----------|-------------------|----------------| | $V_{\rm S} = 11 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | Figure | min | typ | max | | | Current consumption<br>Reference voltage<br>Oscillator frequency range | I <sub>8</sub> V <sub>2</sub> t <sub>OSC</sub> | $I_2 = 0 \text{ mA}$<br>$0 \le I_2 \le 1 \text{ mA}$<br>External circuitry<br>adjusted to<br>frequency | 1; 2<br>1; 2 | 22<br>7<br>48 | 30<br>7.5 | 40<br>8<br>860 | mA<br>V<br>MHz | | Turn-on start-up drift | ∆f <sub>osc</sub> | TC value of capacitor in osc. circuit is 0; drift is referenced only to self-heating of the component $t=0.5-10 \text{ s}$ ; $T_A=\text{const.}$ Ch 30 | 1; 2 | 0 | -50 | -500 | kHz | | Frequency drift as function of $V_S$ | -∆f <sub>osc</sub> | Ch 40<br>$V_S = 9.5 - 13.5 \text{ V}$<br>$T_A = \text{const.}$ | 1; 2<br>1; 2 | 0 | -200 | -500 | kHz | | Video input current at pin 10 | -I <sub>10</sub> | Ch 40<br>C <sub>10</sub> ≤1 μF | 5 | -150<br>0 | | 150<br>10 | kHz<br>μA | | Video input voltage<br>at pin 10 | V <sub>10 pp</sub> | at coupling capac.<br>C≤1 μF<br>I <sub>leak</sub> ≤ ±0.3 μA | 21;22 | 0.7 | | 1.4 | ٧ | | Modulation depth $V_{\text{VIDEO pp}} = 1 \text{ V; } f_{\text{VIDEO}} = 200 \text{ kHz sine signal}$ | m <sub>D/N</sub><br>m <sub>D/P</sub> | neg. mod,<br>pos. mod, | 1; 16<br>2; 16 | 75<br>83 | 80<br>88 | 85<br>93 | %<br>% | | Output impedance RF output voltage Modulation signal in neg. modulation pin 12 open | Z <sub>13</sub> , Z <sub>15</sub><br>V <sub>q rms</sub> | static<br>Ch 40 | 24<br>1b | 10<br>2.5 | 3.5 | 5.5 | kΩ<br>mV | | Output capacitance | C <sub>13</sub> =C <sub>15</sub> | | 25 | 0.5 | 1 | 2.0 | рF | | S parameter at pins<br>3, 4 and 6, 7<br>RF output phase | | • | 26 | 140 | 180 | 000 | <b></b> | | RF output voltage change; adjustment | α <sub>13,15</sub><br>ΔV <sub>q</sub> | f = 543.25-623.25<br>$\Delta f = 80 \text{ MHz}$ | | 140 | 180 | 220 | degrees | | range RF output voltage change RF output voltage change Oscillator interference FM caused by AM modulation a coupling of the modulator output with the oscillator resonant circuit; V <sub>VIDEO DD</sub> = 1 V; | | Ch 30-Ch 40<br>f = 100-300 MHz<br>f = 48-100 MHz | 1<br>6<br>6 | 0 0 | | 1.5<br>1.5<br>1.5 | dB<br>dB<br>dB | | $f_{\text{VIDEO}} = 10 \text{ kHz}$ ; sine signal | Ch 30<br>Ch 40 | | 1; 9<br>1; 9 | 0 | 5<br>7 | 15<br>21 | kHz<br>kHz | | Characteristics | | | | | | | | |----------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|------------|-------|----------| | $V_{\rm S} = 11 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | Figure | min | typ | max | | | Intermodulation ratio<br>Harmonic wave ratio | a <sub>MR</sub><br>a <sub>H</sub> | f <sub>P</sub> +1.07 MHz<br>f <sub>P</sub> +8.8 MHz without video<br>signal 19, 20, 21 unmodulated<br>video and sound carrier,<br>measured with the spectrum<br>analyzer as difference between<br>video carrier signal level and<br>sideband signal level without<br>video and sound modulation. | 1; 7; 15<br>1; 7; 15 | | 75 | | dB<br>dB | | Harmonic wave ratio<br>Harmonic wave ratio | a <sub>H</sub><br>a <sub>H</sub> | $f_{\rm P}+2f_{\rm S}$<br>$f_{\rm P}+3f_{\rm S}$<br>$V_{\rm q}$ with spectrum analyzer;<br>loaded Q factor $Q_{\rm L}$ of the sound<br>oscillator resonant circuit<br>adjusted by $R_{\rm S}$ to provide the<br>required picture to sound carrier<br>ratio of 12.5 dB; $R_{\rm S}=6.8~{\rm k}\Omega$ ;<br>$Q_{\rm U}=25$ of the sound oscillator<br>circuit. | 1; 7 | 35<br>42 | 48<br>48 | | dB<br>dB | | Sound carrier ratio<br>Color picture to sound<br>carrier ratio | a <sub>P/S</sub><br>a <sub>P</sub> | $f_{ m P}$ $\pm 4.4$ MHz (dependent on video signal) | 1; 7; 17<br>1 | 10 | 12.5<br>17 | 15 | dB<br>dB | | All remaining harmonic waves Amplitude response of | a<br>a <sub>V</sub> | Multiple of fundamental wave of picture carrier, without video signal, measured with spectrum analyzer; f <sub>P/S</sub> = 523.25-623.25 MHz V <sub>VIDEO pp</sub> = 1 V with additional | 1; 13 | 15<br>0 | | 1.5 | dB<br>dB | | the video signal | | modulation f = 15 kHz-5 MHz<br>sine signal between black<br>and white | | | | | | | Residual carrier<br>suppression | a <sub>R</sub> | With adjustment at pin 9<br>Ch 30Ch 40 | 1; 12 | 32 | | | | | Static mixer balance<br>characteristic | $\Delta V_{13/15}$ | V <sub>9</sub> adjusted to ∆V <sub>13/15</sub> | 21; 23 | -100 | 0 | +100 | mV | | Dynamic mixer balance<br>characteristics | <i>V</i> <sub>13 rms</sub> | V <sub>9</sub> adjusted to V <sub>13 rms</sub> | 21; 23 | | 0 | 10 | m∨ | | Stability of set modulation depth | $\Delta m_{D}$ | Video input voltage changes with sine signals $f = 0.2 \text{ MHz}$ ; $\Delta V_{\text{VIDEO pp}} = 1 \text{ V} \pm 3 \text{ dB}$ ; Ch 30Ch 40; $V_{\text{S}} = 12 \text{ V}$ ; $T_{\text{A}} = \text{const.}$ | | | 1 | ±2.5 | % | | Stability of set modulation depth | $\Delta m_{D}$ | f=48100 MHz | 6 | | 1 | ±2.5 | % | | Stability of set<br>modulation depth | $\Delta m_{D}$ | f = 100300 MHz | 6 | | 2 | ±4 | % | | Stability of set<br>modulation depth | $\Delta m_{D}$ | $T_{\rm A} = 0-60^{\circ}{\rm C}; V_{\rm S} = 12{\rm V}$ | 1 | | 1 | ± 2.5 | % | # Characteristics $V_{\rm S} = 11 \text{ V}; T_{\rm A} = 25 \,^{\circ}\text{C}$ | • " | | Test conditions | Figure | min | typ | max | | |----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------|------------|----------|----------|-------|----------| | Stability of set modulation depth | $\Delta m_{D}$ | $V_{\rm S} = 9.5 - 13; 5 \text{ V};$<br>$T_{\rm A} = \text{const.}$ | 1 | | 1 | ± 2.5 | % | | Interference product ratio sound in video; sound carrier FM mod. | a <sub>S/P</sub> | Ch 30Ch 40 | 1;11 | 48 | 60 | | dB | | Signal-to-noise ratio in<br>video; sound carrier<br>unmodulated | a <sub>N/P</sub> | Ch 30Ch 40 | 1;11 | 48 | 74 | l | ₫B | | Interference product ratio sound in video sound carrier AM mod. | a <sub>S/P</sub> | Ch 30Ch 40 | 1;11 | 20 | 33 | : | dB | | Umweighted FM noise level<br>ratio video in sound;<br>FuBK test picture as<br>video signal | a <sub>P/S</sub> | Ch 39 | 1a;8 | 48 | 54 | | dB | | Unweighted FM noise level<br>ratio video in sound | a <sub>P/S</sub> | Ch 39; test picture VU<br>G-Y; U/V | 2;8 | 48 | 56 | | dB | | | | Ch 39; color bar | 2;8 | 46 | 52 | | dB | | | | Ch 39; uniform red level | 2;8 | 48 | 58 | | dB | | | | Ch 39; uniform white level | 2;8 | 45 | 51 | | dB | | | | Ch 39; test pattern<br>Ch 39; white bar | 2;8 | 48<br>46 | 55<br>52 | | dB | | | | Ch 39; bar | 2;8<br>2;8 | 45 | 50.8 | | dB<br>dB | | | | Ch 39; 20T/2T | 2:8 | 43 | 49 | | dB | | | | Ch 39; 30% white level | 2:8 | 48 | 58 | | dB | | | | Ch 39; 250 kHz | 2;8 | 46 | 52 | | dB | | | | Ch 39; multiburst | 2;8 | 46 | 53 | | dB | | | | Ch 39; ramp | 2;8 | 44 | 50 | | dB | | Signal-to-noise ratio of<br>sound oscillator | a <sub>S/N</sub> | | 1a; 8 | 48 | 54 | | dB | | Differential gain | G <sub>dif</sub> | measured with measure-<br>ment demodulator,<br>video test signals<br>and vector scope | 1 | | | 10 | % | | Differential phase | Ψdif | | 1 | | | 15 | % | | Period required for peak<br>white detector to reach<br>steady state for full<br>modulation depth with<br>1 white pulse per half<br>frame with control in | t | C at pin 11 = 10 μF;<br>I <sub>leak</sub> ≤ 2 μA | 1 | | 6 | 50 | μs<br>i | | steady state | | | 1 | | 1 | | | ## Characteristics | Characteristics | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|------|------|------------| | $V_{\rm S} = 11 \text{ V; } T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | Figure | min | typ | max | | | Setting time for video signal change from 0 $V_{\rm pp}$ to 1.4 $V_{\rm pp}$ | t | Video blanking<br>signal content is<br>uniform white level | 1 | | 120 | 500 | μs | | Setting time for video<br>blanking signal from 100%<br>white level to 42% grey level<br>with subsequent rise in grey<br>level to 71% of video blanking<br>signal (due to decontrol<br>process) | t | | 1 | | 2.25 | 5 | S | | Sound oscillator frequency range | f <sub>s/osc</sub> | Untoaded Q factor of resonant circuit $Q_U = 25$ ; resonance frequency 5.66 MHz | 1 | 4 | | 7 | MHz | | Turn-on start-up drift | ∆f <sub>S/OSC</sub> | Capacitor TC value in sound oscillator circuit is 0, drift is based only on component heating $T_A = \text{const.}$ ; $f_{\text{S/OSC}} = 5.5 \text{ MHz}$ | 1 | | 5 | 15 | kHz | | Sound oscillator frequency operating voltage | $\Delta f_{\text{S/OSC}}$ | $V_{\rm S} = 9.5 - 13.5 \text{ V};$<br>$f_{\rm S/OSC} = 5.5 \text{ MHz};$<br>$T_{\rm A} = \text{const}; Q_{\rm U} = 25$ | 1 | | 5 | 15 | kHz | | FM mod. harmonic distortion<br>Audio preamplifier input<br>impedance (dyn.); FM operation | THD <sub>FM</sub><br>Z <sub>1</sub> | V <sub>1 rms</sub> = 150 mV | 19; 19a<br>1 | 200 | 0.6 | 1.5 | %<br>kΩ | | FM sound modulator, static modulation characteristic | ∆f <sub>S/OSC</sub> | $\Delta V_{1/2} = V_1 - V_2 = \pm 1V_1$<br>$f_{S/OSC} = 5.5 \text{ MHz};$<br>$Q_U = 25$ | 1; 14 | ±210 | ±270 | ±330 | kHz | | FM sound modulation characteristic (dynamic) | $\Delta f_{\rm M}/\Delta V_1$ | | 1a; 10a | 0.3 | 0.38 | 0.46 | kHz/<br>mV | | AM sound modulation factor | m | $V_{AF} = 0.3 \text{ V}$ | 2; 3;<br>4a, b | 30 | 40 | 50 | % | | AM sound modulation<br>harmonic distortion | THD <sub>AM</sub> | m = 86%;<br>$V_{AF} = 0.64 \text{ V};$<br>$f_{AF} = 1 \text{ kHz}$ | | | 0.7 | 3 | % | | AM audio preamplifier input<br>impedance | Z <sub>16</sub> | | 2 | 25 | 50 | 75 | kΩ | | AM sound modulator input voltage | $V_{AF}$ | $m = 90\%;$ $f_{AF} = 1 \text{ kHz}$ | 2 | 0.5 | 0.67 | 0.84 | ٧ | ## Pin description | Pin | Function | |-----|----------------------------------------------------------------| | 1 | AF input for FM modulation | | 2 | Internal reference voltage | | 3 | Symmetrical oscillator input | | 4 | Symmetrical oscillator output | | 5 | Oscillator ground | | 6 | Symmetrical oscillator output | | 7 | Symmetrical oscillator input | | 8 | Supply voltage | | 9 | Dynamic residual carrier adjustment | | 10 | Video input with clamping | | 11 | Connection for smoothing capacitor | | | for video control loop | | 12 | Switch for positive and negative modulation | | | as well as residual carrier control | | 13 | Symmetrical RF output | | 14 | Remaining ground of component | | 15 | Symmetrical RF output | | 16 | Picture to sound carrier ratio (adjustment and AM sound input) | | 17 | Sound oscillator symmetrical input for tank circuit | | 18 | Sound oscillator symmetrical input for tank circuit | ## Test and measurement circuit 1 for FM sound carrier and negative video modulation Figure 1 ## Test and measurement circuit 1 for FM sound carrier and negative video modulation Figure 1a ## Test and measurement circuit 1 for FM sound carrier and negative video modulation Figure 1b ### Test and measurement circuit 2 for FM sound carrier and negative video modulation Figure 2 #### AM sound modulation measurement Figure 3 Figure 4a #### AM sound carrier modulation index versus dc voltage offset at pin 16 $V_{\text{AF rms}} = 0.6 \text{ V}; \ \Delta V_{16/2} \text{ (V)} = V_2 - V_{16}$ Figure 4 b #### Measurement circuits Figure 5 TDA 5660 P Remaining External Circuitry as Fig. 1 Figure 6 720 # Frequency spectrum above the video carrier, measured at clamp $\mathcal{V}_{\mathbf{q}}$ with a spectrum analyzer Figure 7 BT - Video Carrier FT - Frequency Carrier TT = Sound Carrier ## Description of the measurement configuration to measure the noise voltage, video in sound Figure 8 Calibration: A signal of $V_{AF rms} = 270$ mV and f = 0.4 kHz, corresponding to a nominal deviation of 30 kHz, is connected to the sound input, and the demodulated AF reference level at the audio measurement device is defined as 0 dB. No video signal is pending. - Measurement: 1) The AF signal is switched off and the FuBK video signal is connected to the video input with $V_{V|DEO\,pp} = 1$ V. The audio level in relation to the reference calibration level is measured as ratio $a_{p/s} = 20 \log (V_{FUBK})/(V_{nominal})$ . - 2) AF and video signal are switched off. The noise ratio in relation to the AF reference calibration level is measured as signal-to-noise ratio as no ## Description of the measurement configuration to measure the oscillator interference FM Figure 9 Description of the measurement configuration to measure the total harmonic distortion during FM operation of the sound carrier Figure 10 Description of the measurement configuration to measure the total harmonic distortion during FM operation of the sound carrier Figure 10 a Description of the measurement configuration to measure the sound and/or noise in video during FM and/or AM sound carrier modulation Figure 11 Calibration: AF signals are switched off; video signal is pending at the video input; device to measure modulation set at AM is adjusted to video carrier; filter: 300 Hz...200 kHz; detector (P+P)/2; resulting modulation index is defined as $m_V = 0$ dB. Measurement: 1) Measurement of interference product ratio sound in video during FM modulation of the sound carrier: AF signal is connected to FM sound input; video signal is switched off; device to measure modulation is set to AM; filter: 300 Hz...3 kHz; detector: (P+P)/2; a ratio of $a_{S/P} = 20 \log m_{V/S}/mV$ ) is derived from the resulting modulation index $m_{V/S}$ . - 2) Measurement of interference product ratio sound in video during AM modulation of sound carrier: AF signal is connected to AM sound input; otherwise identical with measurement 1. - 3) Measurement of signal-to-noise ratio in video without AM/FM modulation of sound carrier: AF signals are switched off; video signal is switched off; control voltage at pin 11 is clamped to value present during connected video signal; modulation device is set to AM; filter: 300 Hz... 3 kHz; detector: RMS √2; readout in dB to reference level of calibration is a<sub>S/P</sub>. #### Description of the measurement configuration to measure the residual carrier suppression Adjust Cp in Circuit 1 and Dynamic Residual Carrier Suppression to Suppression Maximum. Figure 12 ## Description of the measurement configuration to measure the video amplitude response Figure 13 ### Static modulation characteristic of the FM sound modulator Figure 14 ## Description of the measurement configuration to measure the 1.07 MHz moires $V_{\text{VID pp}} = 250 \text{ mV}$ : Frequency carrier level lies below the activation point of the video amplitude control and has been set to provide a ratio of 17 dB with respect to the video carrier. Figure 15 # Modulation index during negative video modulation and/or the voltage at pin 12 versus current at pin 12 Figure 16a Modulation depth is calculated as $m_D = (2 \times m)/(1 + m)$ from the modulation index. Prerequisite is a sine-shaped modulation. $m_{\rm N} =$ modulation index for negative modulation $m_{\rm P} =$ modulation index for positive modulation If a resistor is connected to ground at pin 12 to adjust modulation depth, the resistor is calculated as $R_{12/M} = (V_{12/M})/I_{12}$ ). Modulation index during positive video modulation and/or the voltage at pin 12 versus current at pin 12 Figure 16 Modulation depth is calculated as $m_D = (2 \times m)/(1 + m)$ from the modulation index. Prerequisite is a sine-shaped modulation. $m_N =$ modulation index for negative modulation $m_{\rm P} =$ modulation index for positive modulation If a resistor is connected to ground at pin 12 to adjust modulation depth, the resistor is calculated as $R_{12/M} = (V_{12/M})/I_{12}$ ). # Picture to sound carrier ratio versus dc voltage offset at pin 16 unloaded Q factor of resonant circuit $Q_U = 25$ , $R_T = 6.8$ k; f = 5.5 MHz. The picture to sound carrier ratio of $a_{P/S} = 13$ dB was set via the loaded Q factor $Q_L$ without external voltage at pin 16. Figure 17 To adjust the picture to sound carrier ratio, a component was used with a resistance of typ. 11.5 $k\Omega$ at pins 17, 18. The loaded Q factor of the resonant circuit was derived from the internal resistance $R_{17/18}$ connected in parallel with the external resistor $R_{\rm s}$ . Measurement of the sound oscillator FM deviation without preemphasis and deemphasis; $f_{\rm AF}=1\,$ kHz; modulation deviation, sensitivity $(\Delta f_{\rm AF})/(\Delta V_{\rm AF})=0.38\,$ kHz/mV; $V_{\rm AF}=$ var; detector (P+P)/2; AF filter 30 Hz to 20 kHz, measurement in accordance with CCIR 468-2 DIN 45405; test circuit 1a. Figure 18 Measurement of the sound oscillator FM deviation without preemphasis and deemphasis; $t_{\rm AF}=1\,$ kHz; modulation deviation, sensitivity $(\varDelta t_{\rm AF})/(\varDelta V_{\rm AF})=0.38\,$ kHz/mV; $V_{\rm AF}=$ var; detector (P+P)/2; AF filter 30 Hz to 20 kHz, measurement in accordance with CCIR 468-2 DIN 45405; test circuit 1 a Figure 18 a ## Sound oscillator harmonic distortion without preemphasis and deemphasis; AF signal routed in at pin 1; AF amplitude = 150 mV<sub>rms</sub>; AF filter 30 Hz to 20 kHz; detector (P+P)/2; measurement in accordance with CCIR 468-2 DIN 45405; test circuit 1a Figure 18 b # Sound oscillator frequency without preemphasis and deemphasis; AF signal routed in at pin 1; AF amplitude = 150 mV<sub>rms</sub>; AF filter 30 Hz to 20 kHz; detector (P+P)/2; measurement in accordance with CCIR 468-2 DIN 45405; test circuit 1a Figure 18 c # Sound oscillator frequency with pre-/deemphasis; AF filter 30 Hz to 20 kHz; measurement in accordance with CCIR 468-2 DIN 45405; test circuit 1; $V_{\rm AF} = 1~V_{\rm rms}$ Figure 18 d Description of the measurement configuration to measure the video signal control characteristics and the dynamic signal suppression in video frequencies Figure 19 ## Characteristic of the video signal control circuit a) $$V_{13 \text{ rms}} = f(V_{10 \text{ rms}});$$ b) $V_{11} = f(V_{10 \text{ rms}});$ $$f_{\text{mod}} = 100 \text{ kHz}$$ $V_9 = 3.9 \text{ V}$ Figure 20 # Static and dynamic mixer test with respect to balance characteristics based on a typical component Figure 21 $$V_{13/15} = f(V_9)$$ $V_{13 \text{ rms}} = f(V_9)$ $f = 10 \text{ kHz}$ # Measurement of the static output impedance $$Z_{15} = \frac{\Delta V_{15}}{\Delta I_{15}}$$ $$Z_{13} = \frac{\Delta V_{13}}{\Delta I_{13}}$$ Figure 22 # **Output circuit S parameter** <u>......</u> Typ. output capacity is approx. 1 pF Figure 23 # Oscillator section S parameter Figure 24 ت. SO 20 The monolithically integrated circuit TDA 5660 X is especially suitable as modulator for the 48 to 860 MHz frequency range and is applied e.g. in video recorders, cable converters, TV converter installations, demodulators, video generators, video security systems, amateur TV applications, as well as personal computers. - Synchronizing level-clamping circuit - Peak white value gain control - Continuous adjustment of modulation index for positive and negative modulation - Dynamic residual carrier setting - FM sound modulator - Picture carrier to sound carrier adjustment - Symmetrical mixer output - Symmetrical oscillator with own RF ground - Low radiation - Superior frequency stability of main oscillator - Superior frequency stability of sound oscillator - Internal reference voltage #### Circuit description Via pin 2, the sound signal is capacitively coupled to the AF input for the FM modulation of the oscillator. An external circuitry sets the preemphasis. This signal is forwarded to a mixer. At the output of the mixer the FM modulated sound signal is added to the video signal and mixed with the oscillator signal in the RF mixer. A parallel resonant circuit is connected to the sound carrier oscillator at pin 18, 19. The unloaded Q of the resonant circuit must be Q=25 and the parallel resistor $R_{\rm T}=6.8~{\rm k}\Omega$ to esnure a picture to sound carrier ratio of 12.5 dB. At the same time, the capacitative and/or inductive reactance for the resonance frequency should have a value of $X_{\rm C}\approx X_{\rm I}\approx 800~\Omega$ . The video signal with the negative synchronous level is capacitively connected to pin 10. The internal clamping circuit is referenced to the synchronizing level. Should the video signal change by 6 dB, this change will be compensated by the resonant circuit which is set to the peak white value. At pin 12, the current pulses of the peak white detector are filtered through the capacitor which also determines the control time constant. When pin 13 is connected to ground, the RF carrier switches from negative to positive video modulation. With the variable resistor of $R=\infty\dots0$ $\Omega$ at pin 13 the modulation depth, beginning with $R=\infty$ and a negative modulation of $m_{\rm D/N}=80\%$ , can be increased to $m_{\rm D/N}=100\%$ and continued with a positive modulation of $m_{\rm D/P}=100\%$ down to $m_{\rm D/P}=88\%$ with R=0 $\Omega$ . The internal reference voltage has to be capacitively blocked at pin 2. The amplifier of the RF oscillator is available at pins 4-8. The oscillator operates as a symmetrical ECO circuit. The capacitive reactance for the resonance frequency should be $X_{\rm C}\approx 70~\Omega$ between pins 4, 5 and 7, 8 and $X_{\rm C}\approx 26~\Omega$ between pins 5, 7. In order to set the required residual carrier suppression, pin 10 is used to compensate for any dynamic asymmetry of the RF mixer during high frequencies of $> 300~\rm MHz$ . The oscillator chip ground, pin 6, should be connected to ground at the oscillator resonant circuit shielding. Via pin 4 and 8 an external oscillator signal can be injected inductively or capacitively. The peripheral layout of the pc board should be provided with a minimum shielding attenuation of approx. 80 dB between the oscillator pins 4-8 and the modulator outputs 14-16. For optimum residual carrier suppression, the symmetric mixer outputs at pins 14-16 should be connected to a matched balanced-to-unbalanced broadband transformer with excellent phase precision at 0 and 180 degrees, e.g. a Guanella transformer. The transmission loss should be less than 3 dB. In addition, an LC low pass filter combination is required at the output. The cut-off frequency of the low pass filter combination must exceed the maximum operating frequency. If the application circuit according to figure 1, 2 is used, a multiplication factor V/RF (application) = V/RF (data sheet) 3.9 must be used to convert a 300 $\Omega$ symmetrical impedance to an asymmetrical impedance of 75 $\Omega$ for the stated RF output voltage $V_{\rm q}$ of the type specification in order to ensure a transmission attenuation of 0 dB for the balanced-to-unbalanced mixer. # Maximum ratings | | | min | max | | Remarks | |--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------| | Supply voltage<br>Current from pin 2<br>Voltage at pin 1 | $V_{s}$ $-I_{2}$ $V_{1}$ | -0.3<br>0<br>V <sub>2</sub> -2 | 14.5<br>2<br>V <sub>2</sub> +2 | V<br>mA<br>V | $V_2 = 7 \text{ to } 8 \text{ V}$<br>$V_S = 9.5 \text{ to } 13.5 \text{ V}$<br>$V_S = 9.5 \text{ to } 13.5 \text{ V}$ | | Voltage at pin 9<br>Voltage at pin 10 | V <sub>9</sub><br>V <sub>10 pp</sub> | -4 | 1.5 | V | only via C<br>(max. 1 μF) | | Capacitance at pin 2 Capacitance at pin 11 Voltage at pin 12 Voltage at pin 13 Voltage at pin 15 Voltage at pin 16 | C <sub>2</sub><br>C <sub>11</sub><br>V <sub>12</sub><br>V <sub>13</sub><br>V <sub>15</sub><br>V <sub>16</sub> | 0<br>0<br>-0.3<br>V <sub>2</sub><br>V <sub>2</sub><br>V <sub>2</sub> -1.5 | 100<br>15<br>1.4<br>V <sub>S</sub><br>V <sub>S</sub><br>V <sub>2</sub> +1.5 | nF<br>μF<br>V<br>V<br>V | $V_{\rm S} = 9.5 \text{ to } 13.5 \text{ V}$ | | Only the external circuitry shown in application circuits 1 and 2 may be connected to pins 3, 4, 6, 7, 17 and 18 | | | | | | | Junction temperature<br>Storage temperature | $T_{stg}$ | -40 | 150<br>125 | သို | | | Thermal resistance (system-air) | $R_{thSA}$ | | 80 | K/W | | | Operating range | | | | | | | Supply voltage<br>Video input frequency<br>Sound input frequency<br>Output frequency | Vs<br>f <sub>VIDEO</sub><br>f <sub>AF</sub><br>f <sub>q</sub> | 9.5<br>0<br>0<br>48 | 13.5<br>5<br>20<br>860 | V<br>MHz<br>kHz<br>MHz | depending on the oscillator circuitry at pins 3-7 | | Ambient temperature<br>Sound oscillator<br>Voltage at pin 13, 15 | T <sub>A</sub><br>f <sub>OSC</sub><br>V <sub>13,15</sub> | 0<br>4<br>V <sub>2</sub> | 70<br>7<br><i>V</i> s | °C<br>MHz<br>V | | | C | ha | ra | cf | or | isti | ~ | |---|----|----|----|----|------|---| | • | ша | | | ш. | ıbu | | | Characteristics | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------|-------------|-------------------|----------------| | $V_{\rm S} = 11 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | Figure | min | typ | max | | | Current consumption<br>Reference voltage<br>Oscillator frequency range | I <sub>8</sub> V <sub>2</sub> fosc | $I_2 = 0$ mA<br>$0 \le I_2 \le 1$ mA<br>External circuitry<br>adjusted to<br>frequency | 1; 2<br>1; 2 | 22<br>7<br>48 | 30<br>7.5 | 40<br>8<br>860 | mA<br>V<br>MHz | | Turn-on start-up drift | Δf <sub>osc</sub> | TC value of capacitor in osc. circuit is 0; drift is referenced only to self-heating of the component $t = 0.5-10 \text{ s}$ ; $T_A = \text{const}$ . | | | | | | | Frequency drift as | -∆f <sub>osc</sub> | Ch30<br>Ch 40<br>V <sub>S</sub> = 9.5-13.5 V | 1; 2<br>1; 2<br>1; 2 | 0<br>0<br>0 | -50<br>-200 | -500<br>-500 | kHz<br>kHz | | function of $V_S$ Video input current | -I <sub>10</sub> | T <sub>A</sub> = const.<br>Ch 40<br>C <sub>10</sub> ≤1 μF | 5 | -150<br>0 | | 150<br>10 | kHz<br>μA | | at pin 10<br>Video input voltage<br>at pin 10 | V <sub>10 pp</sub> | at coupling capac.<br>C≤1 μF | 21; 22 | 0.7 | | 1.4 | V | | Modulation depth $V_{\text{VIDEOpp}} = 1 \text{ V; } f_{\text{VIDEO}} = 200 \text{ kHz sine signal}$ | m <sub>D/N</sub><br>m <sub>D/P</sub> | $I_{\text{leak}} \le \pm 0.3 \mu$ A neg. mod. pos. mod. | 1; 16<br>2; 16 | 75<br>83 | 80<br>88 | 85<br>93 | % | | Output impedance RF output voltage Modulation signal in neg. modulation pin 12 open | Z <sub>13</sub> ; Z <sub>15</sub><br>V <sub>q rms</sub> | static<br>Ch 40 | 24<br>1b | 10<br>2.5 | 3.5 | 5.5 | kΩ<br>mV | | Output capacitance | C <sub>13</sub> =C <sub>15</sub> | | 25 | 0.5 | 1 | 2.0 | pF | | S parameter at pins<br>3, 4 and 6, 7 | | | 26 | | | | | | RF output phase<br>RF output voltage<br>change; adjustment | α <sub>13,15</sub><br>ΔV <sub>q</sub> | t = 543.25 - 623.25<br>$\Delta t = 80 \text{ MHz}$ | | 140 | 180 | 220 | degrees | | range RF output voltage change RF output voltage change Oscillator interference FM caused by AM modulation a coupling of the modulator output with the oscillator resonant circuit; VVIDEO pp == 1 V; | | Ch 30-Ch 40<br>f = 100-300 MHz<br>f = 48-100 MHz | 1 6 6 | 0 0 | | 1.5<br>1.5<br>1.5 | dB<br>dB<br>dB | | $f_{\text{VIDEO}} = 10 \text{ kHz}$ ; sine signal | Ch 30<br>Ch 40 | | 1; 9<br>1; 9 | 0 | 5<br>7 | 15<br>21 | kHz<br>kHz | ### Characteristics .... | Characteristics | | | | | | | | |-------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|------------|-------|----------| | $V_{\rm S} = 11 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | Figure | min | typ | max | | | intermodulation ratio<br>Harmonic wave ratio | a <sub>mr</sub><br>a <sub>H</sub> | $f_{\rm p}$ +1.07 MHz $f_{\rm p}$ +8.8 MHz without video signal 19, 20, 21 unmodulated video and sound carrier, measured with the spectrum analyzer as difference between video carrier signal level and sideband signal level without video and sound modulation. | 1; 7; 15<br>1; 7; 15 | 54<br>35 | 75 | | dB<br>dB | | Harmonic wave ratio<br>Harmonic wave ratio | а <sub>н</sub><br>а <sub>ң</sub> | $f_{\rm P}+2f_{\rm S}$<br>$f_{\rm P}+3f_{\rm S}$<br>$V_{\rm q}$ with spectrum analyzer;<br>loaded Q factor $Q_{\rm L}$ of the sound<br>oscillator resonant circuit<br>adjusted by $R_{\rm S}$ to provide the<br>required picture to sound carrier<br>ratio of 12.5 dB; $R_{\rm S}=6.8~{\rm k}\Omega$ ;<br>$Q_{\rm U}=25$ of the sound oscillator<br>circuit. | 1;7 | 35<br>42 | 48<br>48 | | dB<br>dB | | Sound carrier ratio Color picture to sound carrier ratio | a <sub>P/S</sub><br>a <sub>P</sub> | f <sub>P</sub> +4.4 MHz (dependent on video signal) | 1; 7; 17<br>1 | 10 | 12.5<br>17 | 15 | dB<br>dB | | All remaining harmonic waves | а | Multiple of fundamental wave of picture carrier, without video signal, measured with spectrum analyzer; $f_{P/S} = 523.25-623.25 \text{ MHz}$ | 1 | 15 | | | d₿ | | Amplitude response of the video signal | a <sub>V</sub> | $V_{V/DEOpp}$ = 1 V with additional modulation $f$ = 15 kHz-5 MHz sine signal between black and white | 1; 13 | 0 | | 1.5 | d₿ | | Residual carrier suppression | a <sub>R</sub> | With adjustment at pin 9<br>Ch 30Ch 40 | 1; 12 | 32 | | | | | Static mixer balance<br>characteristic | $\Delta V_{13/15}$ | $V_9$ adjusted to $\Delta V_{13/15}$ minimum | 21; 23 | ~100 | 0 | +100 | mV | | Dynamic mixer balance<br>characteristics | V <sub>13 rms</sub> | V <sub>9</sub> adjusted to V <sub>13 rms</sub> minimum | 21; 23 | | 0 | 10 | mV | | Stability of set<br>modulation depth | ∆m <sub>o</sub> | Video input voltage changes with sine signals $f = 0.2 \text{ MHz}$ ; $\Delta V_{VIDEO pp} = 1 \text{ V}$ $\pm 3 \text{ dB}$ ; Ch 30Ch 40; $V_S = 12 \text{ V}$ ; $T_A = \text{const.}$ | | | 1 | ±2.5 | % | | Stability of set | $\Delta m_{ m D}$ | • | | | | ا | n, | | modulation depth<br>Stability of set | $\Delta m_{\rm D}$ | f = 48100 MHz<br>f = 100300 MHz | 6 | | 1 2 | ±2.5 | % | | modulation depth<br>Stability of set | ∆m <sub>D</sub> | $T_A = 0.60^{\circ}\text{C}; V_S = 12 \text{ V}$ | 1 | | 1 | ± 2.5 | % | | modulation depth | | | | | | | | #### Characteristics $V_{\rm S}$ = 11 V; $T_{\rm A}$ = 25 °C | vs 11 v, 14 25 5 | | Test conditions | Figure | min | typ | max | <u></u> | |----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------|---------------|----------|----------|----------------------------|----------| | Stability of set modulation depth | $\Delta m_{\rm D}$ | $V_S = 9.5-13; 5 V;$<br>$T_A = \text{const.}$ | 1 | | 1 | ± 2.5 | % | | Interference product ratio sound in video; sound carrier FM mod. | a <sub>S/P</sub> | Ch 30Ch 40 | 1;11 | 48 | 60 | | dB | | Signal-to-noise ratio in<br>video; sound carrier<br>unmodulated | a <sub>N/P</sub> | Ch 30Ch 40 | 1;11 | 48 | 74 | | ₫B | | Unweighted FM noise level<br>ratio video in sound;<br>FuBK test picture as<br>video signal | a <sub>P/S</sub> | Ch 39 | 1a;8 | 48 | 54 | i | dB | | Unweighted FM noise level ratio video in sound | a <sub>P/S</sub> | Ch 39; test picture VU<br>G-Y; U/V | 2;8 | 48 | 56 | | dB | | | | Ch 39; color bar | 2;8 | 46 | 52 | | dB | | | | Ch 39; uniform red level | 2;8 | 48 | 58 | | dB | | | | Ch 39; uniform white level | 2;8 | 45 | 51 | | dB | | | | Ch 39; test pattern | 2;8 | 48 | 55 | | d₿ | | | | Ch 39; white bar | 2;8 | 46 | 52 | l | dB | | | | Ch 39; bar | 2,8 | 45 | 50.8 | | dB | | | | Ch 39; 20T/2T | 2;8 | 43 | 49 | | dB | | | | Ch 39; 30% white level | 2:8 | 48 | 58 | | dB | | | | Ch 39; 250 kHz | 2;8 | 46 | 52 | 1 | dB | | | | Ch 39; multiburst<br>Ch 39; ramp | 2;8<br>2;8 | 46 | 53<br>50 | | dB | | Signal-to-noise ratio of | | Cir 39; ramp | 2; o<br>1a; 8 | 44<br>48 | 54 | | dB<br>dB | | sound oscillator | a <sub>S/N</sub> | | , | 40 | 54 | | | | Differential gain | $G_{dif}$ | measured with measure-<br>ment demodulator, | 1 | | | 10 | % | | | | video test signals | 1 | 1 | | | | | | | and vector scope | • | | ŀ | | | | Differential phase | $\phi_{\mathrm{dif}}$ | | 1 | ļ | | 15 | % | | Period required for peak | t | C at pin 11 = 10 $\mu$ F; | 1 | ļ | 6 | 50 | μs | | white detector to reach<br>steady state for full<br>modulation depth with<br>1 white pulse per half<br>frame with control in<br>steady state | | I <sub>leak</sub> ≤2 μA | | | | -<br>-<br>-<br>-<br>-<br>- | | | | | I | I | l | | I | | | Ch | ara | act | er | isti | cs | |----|-----|-----|----|------|----| | | | | | | | | Characteristics | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|------|------------| | $V_{\rm S} = 11 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | Figure | min | typ | max | | | Setting time for video signal change from 0 $V_{\rm pp}$ to 1.4 $V_{\rm pp}$ | t | Video blanking<br>signal content is<br>uniform white level | 1 | | 120 | 500 | μs | | Setting time for video blanking signal from 100% white level to 42% grey level with subsequent rise in grey level to 71% of video blanking signal (due to decontrol process) | t | | 1 | - | 2.25 | 5 | S | | Sound oscillator frequency range | f <sub>s/osc</sub> | Unloaded Q factor<br>of resonant circuit<br>Q <sub>U</sub> = 25; resonance<br>frequency 5.66 MHz | 1 . | 4 | | 7 | MHz | | Turn-on start-up drift | ∆f <sub>s/osc</sub> | Capacitor TC value in sound oscillator circuit is 0, drift is based only on component heating $T_A = \text{const.}$ ; $f_{B/OSC} = 5.5 \text{ MHz}$ | | | 5 | 15 | kHz | | Sound oscillator frequency operating voltage | $\Delta f_{\text{S/OSC}}$ | $V_{\rm S} = 9.5 - 13.5 \text{ V};$<br>$f_{\rm S/OSC} = 5.5 \text{ MHz};$<br>$T_{\rm A} = \text{const.}; Q_{\rm H} = 25.5 \text{ MHz};$ | 1 | | 5 | 15 | kHz | | FM mod. harmonic distortion<br>Audio preamplifier input<br>impedance (dyn.); FM operation | THD <sub>FM</sub><br>Z <sub>1</sub> | $V_{1 \text{ rms}} = 150 \text{ mV}$ | 19; 19a<br>1 | 200 | 0.6 | 1.5 | %<br>kΩ. | | FM sound modulator, static modulation characteristic | ∆f <sub>S/OSC</sub> | $\Delta V_{1/2} = V_1 - V_2 = \pm 1V;$<br>$f_{S/OSC} = 5.5 \text{ MHz};$<br>$Q_U = 25$ | 1; 14 | ±210 | ±270 | ±330 | kHz | | FM sound modulation characteristic (dynamic) | $\Delta f_{\rm M}/\Delta V_1$ | | 1a; 10a | 0.3 | 0.38 | 0.46 | kHz/<br>mV | # Pin description | Pin | Function | |-----|-----------------------------------------------------------| | 1 | GND | | 2 | AF input for FM modulation | | 3 | Intenal reference voltage | | 4 | Symmetrical oscillator input | | 5 | Symmetrical oscillator output | | 6 | Oscillator ground | | 7 | Symmetrical oscillator output | | 8 | Symmetrical oscillator input | | 9 | Supply voltage | | 10 | Dynamic residual carrier adjustment | | 11 | Video input with clamping | | 12 | Connection for smoothing capacitor for video control loop | | 13 | Switch for positive and negative modulation | | | as well as for residual carrier control | | 14 | Symmetrical RF output | | 15 | GND | | 16 | Symmetrical RF output | | 17 | N.C. | | 18 | Sound oscillator symmetrical input for tank circuit | | 19 | Sound oscillator symmetrical input for tank circuit | | 20 | N.C. | | | | #### **Measurement** circuit Video IF IC with VTR Connection and Quasi-Parallel Sound **DIP 22** #### Video IF section Controlled AM broadband amplifier with synchronous demodulator, video amplifier, VTR input and output, and AGC voltage generation for the video IF amplifier and tuner. #### Quasi-parallel sound section Controlled AM broadband amplifier with quadrature demodulator, sound carrier output, and internal AGC voltage generation. The TDA 5830-2 is especially suitable for application with black and white or color television receivers and/or VTR systems with PNP/MOS tuners for TV standards with negative video modulation and FM sound. #### Circuit description The video IF section is comprised of a 4-stage controllable AM amplifier, a limiter, and a mixer for the synchronous demodulation of video signals as well as an amplifier for the positive video output signal. The positive video signal is used for gated control. In addition, the IC includes a standard VTR connection via an external transistor. The delayed tuner AGC is generated by a threshold amplifier driven by the control voltage. The quasi-parallel sound section also includes a 4-stage AM amplifier, a limiter, and a mixer for the quadrature demodulation of the 1st sound IF with subsequent sound carrier output for the 2nd sound IF. The control voltage is generated by a peak value rectifier from the 1st sound IF signal. ## **Maximum ratings** | | | min | max | İ | |---------------------------------|-------------------------|-----------------------|------------------|-----| | Supply voltage | V <sub>1</sub> | | 13 | V | | Max. dc voltage | V <sub>2,3</sub> | <i>V</i> <sub>5</sub> | V <sub>1</sub> | l v | | Max. dc voltage | $V_4$ | o | Vi | ĺ V | | Max. dc current | $I_5$ | -2 | 2 | mA | | Max. dc voltage | V <sub>6,7</sub> | V <sub>5</sub> | V <sub>1</sub> | V | | Max, dc voltage | V <sub>8,9</sub> | 0 | $V_1$ | V | | Max. dc current | $I_{10}$ | -1 | 3 | mA | | Max. dc current | $-I_{11}$ | <b>−</b> 1 | 3 | mA | | Max. dc voltage | V <sub>12</sub> | -10 | V <sub>1</sub> | V | | Max. dc voltage | V <sub>13.14</sub> | 0 | V <sub>1</sub> | V | | Max. dc voltage | V <sub>15, 16</sub> | 0 | V <sub>1</sub> | V | | Max. dc voltage | V <sub>18, 19, 20</sub> | 0 | \ V <sub>1</sub> | ) V | | Max. dc current | $I_{21}$ | -1 | 2 | mA | | Junction temperature | $T_{ m j} \ T_{ m stg}$ | | 150 | °C | | Storage temperature range | $T_{stg}$ | -40 | 125 | °C | | Thermal resistance (system-air) | R <sub>th SA</sub> | | 55 | K/W | | Operating range | | | | | | Supply voltage | V <sub>s</sub> | 10.5 | 12.6 | l v | | IF frequency | $f_{IF}$ | 15 | 75 | MHz | | Ambient temperature | TA | o | 70 | °C | | in a s | | 1 | 1 - = | | | Current consumption $I_1$ 95 Stab. reference voltage $V_{5/22}$ 6.7 7.0 Video IF Control current for tuner $I_{14}$ 4.5 | mA<br>V<br>mA<br>V<br>V | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | | V<br>V<br>V | | Control current for tuner $I_{14}$ 4.5 | V<br>V<br>V | | Tuner AGC threshold $V_{4/22}$ pos. gating pulse $4.0$ $V_1$ Gating pulse voltage $V_{12}$ pos. gating pulse $4.0$ $V_1$ $V_1$ neg. gate pulse $-10$ $-4.0$ Input voltage at $G_{\text{max}}$ $V_{115/16}$ $V_{1100} = 3$ V $30$ 60 | , | | AGC range $\Delta G$ 60 F control voltage $V_{13/22}$ $G_{max}$ 0 4.0 | dB<br>V | | Video output voltage $V_{\rm q11pp}$ $R_{\rm L}$ = $\infty$ 3.0 Sync pulse level $V_{\rm 11/22}$ 2.0 DC voltage | V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | V<br>mA<br>mA | | VTR output voltage (neg.) $V_{\rm q 10 pp}$ VTR record. $R_{\rm L} = \infty$ | V | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | V<br>V<br>mA<br>mA | | Video amplifier $V_{\text{video}}$ $V = V_{11}/V_9$ ; $V_{9 \text{ pp}} = 1 \text{ V}$ 3.0 (VTR playback) | | | Quasi-parallel sound | | | Sound carrier output voltage $V_{21}$ $V_{1 \text{ VC}} = 1 \text{ mV}$ 10 $V_{1 \text{ SC}} = 300 \mu\text{V}$ | mV | | Input voltage at $G_{max}$ $V_{118/19}$ $V_{21} = V_{21} - 3$ dB 50 100 AGC range $\Delta G$ $V_{21} = V_{21} \pm 3$ dB 60 Signal-to-noise-ratio | μV<br>dB | | White/staircase signal Peak weighting 61 Black picture 66 | dB<br>dB | | Test conditions | | | Video carrier/sound carrier 10 Modulation frequency 1 Frequency deviation 50 IF input voltage 20 | dB<br>kHz<br>kHz<br>mV | | | | tics | |--|--|------| | | | | | $V_{\rm S} = 12 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | min | typ | max | | |-------------------------------------------------------------|-----------------------|------------------|-----|----------------|-----|----------------| | Design-related characteristics | | | | | | | | Input impedance | Z <sub>i 15/16</sub> | | | 1.8/2 | | kΩ/pF | | Output impedance | Z <sub>i 18/19</sub> | | 1 | 1.8/2<br>6.6/2 | | kΩ/pF<br>kΩ/pF | | Odipar impedance | $Z_{q2/3}$ $Z_{q6/7}$ | | | 6.6/2 | | kΩ/pF | | Output resistance | $R_{11}$ | | • | 150 | | Ω | | Residual IF (fundamental wave) | $V_{11}$ | | | 10 | | m∀ | | Video bandwidth (-3 dB) | $B_{ m video}$ | | | 6.0 | | MHz | | Intermodulation ratio | $\alpha_{iM}$ | sound color | | 50 | | dB | | with reference to f <sub>CC</sub> | | interference | | | | | | Output resistance | $R_{q,21}$ | | | 200 | | Ω | | IF control voltage | $V_{20/22}$ | G <sub>max</sub> | 0 | ļ | | ٧ | | | $V_{20/22}$ | G <sub>min</sub> | | | 4 | V | ## Alignment procedures ## a) Video IF At a video carrier input level of $V_{15/16}$ rms = 10 mV and a superimposed AGC voltage of $V_{13} = 3$ V, the demodulator tank circuit is preliminary aligned so that the demodulated video signal $V_{11\,pp}$ reaches its maximum output level at the positive video output. Any suitable video test signal can be used for modulation. Subsequently, the AGC voltage $V_{13}$ is reduced until the video signal equals approx. 3 V (peak-to-peak). By fine-aligning the demodulator tank circuit, the maximum output level of the video signal is reached. The flat response characteristic of the demodulator ensures a non-critical alignment procedure. #### b) QPS At an input signal of $V_{18/19~\rm rms}=10~\rm mV$ , the demodulator tank circuit is preliminarily aligned until a max. AM suppression of the demodulated video signal $V_{21}$ is reached at the sound carrier output. A video signal critical for the sound-interference ratio should be used for modulation (white/staircase, FuBK). Subsequent fine-aligning is performed by measuring the sound-interference ratio at the output of a FM demodulator and fine-aligning the demodulator tank circuit for a max. interference ratio. If several sound carriers are used in a device, the sound carrier with the lowest level should be used for alignment purposes. # Pin description | Pin | Function | |-----|-----------------------------------| | 1 | Supply voltage | | 2 | Demodulator tank circuit QPS | | 3 | Demodulator tank circuit QPS | | 4 | Tuner AGC threshold | | 5 | Reference voltage | | 6 | Demodulator tank circuit video IF | | 7 | Demodulator tank circuit video IF | | 8 | White level setting | | 9 | VTR input | | 10 | VTR output | | 11 | Video output | | 12 | Gating pulse input | | 13 | AGC time constant video IF | | 14 | Delayed tuner AGC | | 15 | Video IF input | | 16 | Video IF input | | 17 | GND | | 18 | QPS IF input | | 19 | QPS iF input | | 20 | AGC time constant QPS | | 21 | Sound carrier output | | 22 | GND | # Block diagram ## Measurement circuit \*) STYROFLEX Capacitor ## **Demodulator tank circuit QPS** # Tuner AGC threshold and output # Reference voltage # Demodulator tank circuit video IF # Positive video output # AGC time constant video IF # Gating pulse input # IF input video IF IF input QPS ## VTR interface ## AGC time constant QPS T., # Sound carrier output QPS # AGC time constant QPS ## Measurement configuration Test signal: $f_{VC} = 38.9$ MHz with test signal modulated with 10% residual carrier; sound carrier -13 dB (transmitter side) The 50% IRE signal with $\pm 50\%$ IRE color carrier corresponds to Cyan with 75% color saturation. **DIP 22** #### Video IF section Controlled AM broadband amplifier with synchronous demodulator, video amplifier, and AGC voltage generation for the video IF amplifier and tuner. #### Quasi-parallel sound section Controlled AM broadband amplifier with quadrature demodulator, sound carrier output, internal AGC voltage generation, and an AFC section which can be disabled. The TDA 5835 is especially suitable for application with black and white or color television receivers and/or VTR systems with PNP/MOS tuners for TV standards with negative video modulation and FM sound. ## Circuit description The video IF section is comprised of a 4-stage controllable AM amplifier, a limiter, and a mixer for the synchronous demodulation of video signals as well as an amplifier for the positive video output signal. The positive signal is used for gated control and a threshold amplifier to derive the delayed tuner AGC from the AGC voltage. The quasi-parallel sound section also includes a 4-stage AM amplifier, a limiter, and a mixer for the quadrature demodulation of the 1st sound IF with subsequent sound carrier output for the 1st sound IF. The control voltage is generated by a peak value rectifier from the 2nd sound IF signal. The quasi-parallel sound also drives the AFC section. | Maximum ratings | | 1 | | , | |---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------| | | <u> </u> | min | max | | | Supply voltage | <i>V</i> <sub>1</sub> | | 13 | v | | Max. dc voltage Max. dc voltage Max. dc voltage Max. dc voltage Max. dc current Max. dc voltage Max. dc voltage Max. dc voltage | V <sub>2</sub> , 3<br>V <sub>4</sub> .<br>V <sub>5, 6</sub><br>V <sub>7</sub><br>I <sub>8</sub><br>V <sub>9, 10</sub><br>-I <sub>11</sub> | V <sub>8</sub> 0 V <sub>8</sub> 0 -2 V <sub>8</sub> -1 | V <sub>1</sub><br>V <sub>1</sub><br>V <sub>1</sub><br>V <sub>2</sub><br>V <sub>3</sub><br>3 | V<br>V<br>V<br>mA<br>V<br>mA | | Max. dc voltage Max. dc voltage Max. dc voltage Max. dc voltage Max. dc voltage Max. dc current | $V_{12} \ V_{13,14,15} \ V_{16,18} \ V_{19,20} \ I_{21}$ | -10<br>0<br>0<br>0<br>-1 | V <sub>1</sub><br>V <sub>1</sub><br>V <sub>1</sub><br>V <sub>1</sub><br>2 | V<br>V<br>V<br>MA | | Junction temperature<br>Storage temperature range | $T_{ m i} \ T_{ m stg}$ | -40 | 150<br>125 | ဗိုင | | Thermal resistance (system-air) | R <sub>th SA</sub> | | 55 | K/W | | Operating range | | | | | | Supply voltage<br>IF frequency<br>Ambient temperature | V <sub>S</sub><br>f <sub>IF</sub><br>T <sub>A</sub> | 10.5<br>15<br>0 | 12.6<br>75<br>70 | V<br>MHZ<br>°C | | Characteristics $V_s = 12 \text{ V}; T_A = 25 ^{\circ}\text{C}$ | | l | 1. | 1. | I | l | |---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|--------------------|-------------------------------|------------------| | <b>5</b> | | Test conditions | min | typ | max | | | Current consumption<br>Stab. reference voltage | I <sub>1</sub><br>V <sub>8/22</sub> | | | 102<br>6.7 | 134<br>7.0 | mA<br>V | | Video IF | | I | | | | | | Control current for tuner<br>Tuner AGC threshold<br>Gating pulse voltage | I <sub>14</sub><br>V <sub>7/22</sub><br>V <sub>12</sub><br>V <sub>12</sub> | pos. gating pulse<br>neg. gating pulse | 0<br>4.0<br>—10 | 4.5 | 4.0<br>V <sub>1</sub><br>-4.0 | mA<br>V<br>V | | Input voltage at G <sub>max</sub> AGC range | V <sub>i15/16</sub><br>⊿G | $V_{11 pp} = 3 \text{ V}$ | | 30<br>60 | 60 | μV<br>dB | | IF control voltage Video output voltage Sync pulse level | V <sub>13/22</sub><br>V <sub>13/22</sub><br>V <sub>q 11 pp</sub><br>V <sub>11/22</sub> | $G_{\text{max}}$ $G_{\text{min}}$ $R_{\text{L}} = \infty$ | 0 | 3.0<br>2.0 | 4.0 | V<br>V<br>V | | DC voltage<br>V <sub>13</sub> = 4 V; V <sub>15/16</sub> = 0 V<br>Output current | $V_{11/22} \ I_{q11} \ I_{q11}$ | to ground via $R$ to plus $V_{11} = 7 \text{ V}$ | | 5.3<br>5.0<br>+2.0 | | V<br>mA<br>mA | | AFC output current<br>AFC OFF<br>ON | $I_{{ m q}4} \ V_{5/22} \ V_{5/22}$ | $\begin{array}{l} \text{di/df} < 0 \\ V_5 = V_6; R = 10 \text{ k}\Omega \\ V_5 = V_6; R = \infty \end{array}$ | 0 | ±1<br>6.0 | 4.0 | mA<br>V<br>V | | Quasi-parallel sound | | • | | | | | | Sound carrier output voltage | V <sub>q 21</sub> | $V_{\rm iPC} = 1 \text{ mV}$<br>$V_{\rm iSC} = 300 \mu\text{V}$ | 10 | | | mV | | Input voltage at G <sub>max</sub><br>AGC range<br>Signal-to-noise-ratio | V <sub>i 18/19</sub><br>⊿G | $V_{21} = V_{21} - 3 \text{ dB}$<br>$V_{21} = V_{21} \pm 3 \text{ dB}$<br>IEC 468 | | 50<br>60 | 100 | μV<br>dB | | White/staircase signal<br>Black picture | | peak weighting | | 61<br>66 | | dB<br>dB | | Test conditions | | | | | | | | Video carrier/sound carrier<br>Modulation frequency<br>Frequency deviation | | | | 10<br>1<br>50 | | dB<br>kHz<br>kHz | | IF input voltage | | | | 20 | | mV | #### Characteristics | $V_{\rm S} = 12 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | min | typ | max | | |---------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------|-----|----------------------|-----|----------------------| | Design-related characteristic | 8 | | | | | | | Input impedance | Z <sub>i 15/16</sub><br>Z <sub>i 18/19</sub> | | | 1.8/2<br>1.8/2 | | kΩ/pF<br>kΩ/pF | | Output impedance | Z <sub>q 2/3</sub><br>Z <sub>q 9/10</sub><br>Z <sub>q 5/6</sub> | | | 6.6/2<br>6.6/2<br>20 | | kΩ/pF<br>kΩ/pF<br>kΩ | | Output resistance | R <sub>q 11</sub> | | | 150 | | Ω | | Residual IF (fundamental wave) | V <sub>11</sub> | | İ | 10 | | mV | | Video bandwidth (—3 dB) Intermodulation ratio with reference to f <sub>cc</sub> | B <sub>video</sub><br>α <sub>IM</sub> | sound color interference | | 6.0<br>50 | | MHz<br>dB | | Output resistance | $R_{q 21}$ | | | 200 | | Ω | | IF control voltage | V <sub>20/22</sub> | G <sub>max</sub> | 0 | | | ٧ | | | $V_{20/22}$ | G <sub>min</sub> | | | 4 | V | ## Alignment procedures #### a) Video IF At a video carrier input level of $V_{15/16 \text{ rms}} = 10 \text{ mV}$ and a superimposed AGC voltage of $V_{13} = 3 \text{ V}$ , the demodulator tank circuit is preliminarily aligned so that the demodulated video signal $V_{11\,\text{pp}}$ reaches its maximum output level at the positive video output. Any suitable video test signal can be used for modulation. Subsequently, the AGC voltage $V_{13}$ is reduced until the video signal equals approx. 3 V (peak-to-peak). By fine-aligning the demodulator tank circuit, the maximum output level of the video signal is reached. The flat response characteristic of the demodulator ensures a non-critical alignment procedure. ## b) QPS At an input signal of $V_{18/19~\rm rms}=10~\rm mV$ the demodulator tank circuit is preliminarily aligned until a max. AM suppression of the demodulated video signal $V_{21}$ is reached at the sound carrier output. A video signal critical for the sound-interference ratio should be used for modulation (white/staircase, FuBK). Subsequent fine-aligning is performed by measuring the sound-interference ratio at the output of a FM demodulator and fine-aligning the demodulator tank circuit for a max. interference ratio. If several sound carriers are used in a device, the sound carrier with the lowest level should be used for alignment purposes. # Pin description | Pin | Function | |-----|---------------------------------------------| | 1 | Supply voltage | | 2 | Demodulator tank circuit QPS | | 3 | Demodulator tank circuit QPS | | 4 | Push-pull current output AFC | | 5 | Demodulator tank circuit AFC | | 6 | Demodulator tank circuit AFC and switch-off | | 7 | Tuner AGC threshold | | 8 | Reference voltage | | 9 | Demodulator tank circuit video IF | | 10 | Demodulator tank circuit video IF | | 11 | Video output | | 12 | Gating pulse input | | 13 | AGC time constant video IF | | 14 | Delayed tuner AGC | | 15 | Video IF input | | 16 | Video IF input | | 17 | GND | | 18 | QPS IF input | | 19 | QPS IF input | | 20 | AGC time constant QPS | | 21 | Sound carrier output | | 22 | GND | ## Block diagram ## Measurement circuit # **Application circuit** # Demodulator tank circuit QPS ## Demodulator tank circuit AFC # Tuner AGC threshold and output ## Reference voltage ## Demodulator tank circuit video IF ## Positive video output # Gating pulse input ## AGC time constant video IF # IF input video IF IF input QPS ## AGC time constant QPS # Sound carrier output QPS ## Pos. video output ## Measurement configuration Test signal: $f_{VC} = 38.9$ MHz with test signal modulated with 10% residual carrier; sound carrier -13 dB (transmitter side) The 50% IRE signal with $\pm 50\%$ IRE color carrier corresponds to Cyan with 75% color saturation. DIP 8 The TDA 5850 is a switchable video amplifier with connections for the French and IEC VCR standards. #### **Features** - Standard connection for VCR (CCIR) and Peri TV sets - Input clamping - Positive and negative video outputs | Maximum rat | ings | |-------------|------| |-------------|------| | Supply voltage<br>Junction temperature<br>Storage temperature range | $ rac{oldsymbol{ u}_{\$}}{oldsymbol{T}_{\mathtt{stg}}}$ | 16.5<br>150<br>~40 to 125 | °C<br>°C | |----------------------------------------------------------------------|---------------------------------------------------------|----------------------------|----------------| | Thermal resistance (system-air) | RthSA | 70 | K/W | | Operating range | | | | | Supply voltage range<br>Video bandwidth<br>Ambient temperature range | V <sub>S</sub><br>Bvideo<br>T <sub>amb</sub> | 10 to 15.8<br>6<br>0 to 70 | V<br>MHz<br>°C | # Characteristics ( $V_{\rm S}$ = 13 V; $T_{\rm amb}$ = 25 °C) | | | min | typ | max | | |-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------------------|----------------|-------| | Current consumption (pin 2 open) | $\overline{I_7}$ | | 23.0 | | mA | | Switch input VCR recording | V <sub>3/1</sub> | o | | 1.2 | Vdc | | Switch input VCR playback | V <sub>3/1</sub> | 3.0 | | V <sub>7</sub> | Vdc ' | | Switch input V <sub>3/1</sub> = 15 V | $I_3$ | | | 1.0 | mA | | Video output voltage pos. | $V_{5pp}$ | | 3.0 | | V | | $(V_3 = 1.2 \text{ V}; V_{8pp} = 3 \text{ V})$ | | ľ | | | | | Video output voltage pos. | $V_{5\mathrm{pp}}$ | | 3.0 | | V | | $(V_3 \ge 3 \text{ V}; V_4 = 1 \text{ V}_{pp})$ | | | 1 | | | | Sync pulse level | V <sub>5/1</sub> | | 2.0 | | Vdc | | Output current (to ground) | $I_5$ | - | -5.0 | | mA | | Output current (to +) | $I_5$ | ļ | 2.0 | | mΑ | | Output resistance | $R_5$ | 1 | 150 | | Ω | | Video output voltage neg.<br>$(V_3 = 1.2 \text{ V}; V_8 = 3 \text{ V}_{nn})$ | $V_{6pp}$ | | 3.0 | | V | | Video output voltage neg. | $V_{6pp}$ | | 3.0 | | v | | $(V_3 \ge 3 \text{ V}; V_4 = 1 \text{ V}_{pp})$ | * 6 фр | | 0.0 | | ١ ٠ | | Sync pulse level | V <sub>6/1</sub> | ļ | V <sub>7</sub> -2 | | Vdc | | Output current (to ground) | $I_6$ | | <b>−5.0</b> | | mA | | Output current (to +) | $I_6$ | ĺ | 1.0 | | mA | | Output resistance | $\tilde{R_6}$ | | 150 | | Ω | | Video output voltage pos. | V <sub>2 pp</sub> | | 1.0 | | ٧ | | $(V_{8pp} = 3 \text{ V}; R_{2/1} = 75 \Omega)$ | | | 1 | | | | Sync pulse level | $V_{2/1}$ | Į | 1.0 | ` | Vdc | | $(R_{2/1} = 75 \Omega)$ | | | | | | | Output current (to ground) | $I_2$ | } | -30.0 | | mA | | Output current (to +) | $\bar{I_2}$ | İ | 2.0 | ł | mA | | Output resistance | $R_2$ | | 75 | | Ω | | Video input current (V <sub>8pp</sub> = 3 V) | $I_8$ | İ | | 40 | μА | | Video input current ( $V_{4pp} = 1 \text{ V}$ ) | $I_4$ | 1 | | 20 | μΑ | | Video gain $(V_{8pp} = 3 \text{ V}; R_{2/t} = 75 \Omega)$ | G <sub>2/8</sub> | | 1/3 | | | | Video gain ( $V_{8pp} = 3 \text{ V}; V_3 = 1.2 \text{ V}$ ) | G <sub>5/8</sub> | - 1 | 1 | | ŀ | | Video gain ( $V_{8pp} = 3 \text{ V}; V_3 = 1.2 \text{ V}$ ) | G <sub>6/8</sub> | - | -1 | | ł | | Video gain $(V_{4pp} = 1 \text{ V}; V_3 \ge 3 \text{ V})$ | G <sub>5/4</sub> | | 3 | | | | Video gain $(V_{4pp} = 1 \text{ V}; V_3 \ge 3 \text{ V})$ | G <sub>6/4</sub> | | <del>-3</del> | | | | Video bandwidth (-3 dB) | B <sub>video</sub> | 6.0 | 1 | | MHz | | Cross talk rejection referred to $V_{5pp} = 3 \text{ V}$<br>$(f = 50 \text{ Hz} 6.0 \text{ MHz}; V_3 = 1.2 \text{ V}; V_{4pp} = 1 \text{ V})$ | а | | 50 | | dB | ## Block diagram, test circuit and application circuit Playback/ recording VCR switch over ## Preliminary data Bipolar circuit The controlled AM broadband amplifier includes a PLL synchronous demodulator, a video amplifier as well as a control voltage generation for the IF amplifier and tuner. TDA 6000: for PNP tuner ## Features - True synchronous demodulation - Large control range - High input sensitivity - Very low luma-chroma crosstalk - Positive and negative video signal - Extremely low differential phase and gain errors - Reduced phase errors for chroma processing ## Maximum ratings | Supply voltage Junction temperature Storage temperature range | $egin{aligned} V_{S} \ T_{j} \ T_{stg} \end{aligned}$ | 16.5<br>150<br>40 to 125 | °C<br>°C | |-------------------------------------------------------------------|-------------------------------------------------------|-------------------------------|----------------| | Thermal resistance (system-air) | $R_{thSA}$ | 70 | K/W | | Operating range | | | | | Supply voltage range<br>IF frequency<br>Ambient temperature range | Vs<br>f <sub>IF</sub><br>T <sub>amb</sub> | 10.5 to 15.8<br>60<br>0 to 70 | V<br>MHz<br>°C | # Characteristics ( $V_{\rm S} = 13 \text{ V}; T_{\rm amb} = 25 \,^{\circ}\text{C}$ ) | | | min | typ | max | | |--------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----|----------------------|-----|-----------------| | Current consumption<br>Stab. reference voltage<br>Control current for tuner<br>$(V_{14} = 0.5 V_{11})$ | I <sub>11</sub> V <sub>12</sub> I <sub>14</sub> | | 70<br>6.0<br>4.0 | | mA<br>Vdc<br>mA | | Tuner AGC threshold | V <sub>13/1</sub> | 0 | | 4.0 | Vdc | | Gating pulse voltage | ¥13/1 | U | ! | 4.0 | Vuc | | pos. gating pulse | V <sub>1</sub> | | +3.0 | | V | | neg. gating pulse | <b>V</b> 1 | | -3.0 | ] | Ý | | Input voltage at G <sub>max</sub> | V <sub>115/16</sub> | | 1 | 100 | μ∨ | | $(V_{3pp} = 3 \text{ V})$ | | ļ | | | 1. | | AGC range | V | ł | 60 | 1 | dB | | Video output voltage (pos.) | $V_{q3pp}$ | | 3.0 | | V | | $(R_{\perp} = \infty)$ | | | | | 1 | | Sync pulse level | $V_{q3}$ | | 2.0 | | Vdc | | DC voltage | V <sub>3/1</sub> | | 5.3 | | Vdc | | $(V_2 = 4 \text{ V}; V_{15/16} = 0)$ | | | | | 1 | | Output current | 7 | | | | | | to ground across $R$<br>to plus $V_3 = 7 \text{ V}$ | $I_{q3}$ | | -5.0<br>+2.0 | | mA | | Video output voltage (neg.) | $I_{q3}$ | | 3.0 | | mA<br>V | | $(R_1 = \infty)$ | V <sub>q4pp</sub> | ĺ | 3.0 | | * | | Sync pulse level | $V_{A/10}$ | | V <sub>11</sub> -2.0 | | Vdc | | DC voltage | V <sub>4/10</sub> | | V <sub>11</sub> -5.3 | | Vdc | | $(V_2 = 4 \text{ V}; V_{15/16} = 0 \text{ V})$ | - 4/10 | ļ. | 711 -10 | | '' | | Output current | | | | | | | to ground across R | $I_{q4}$ | | -5.0 | | mA | | to plus $V_4 = V_{11}$ | $I_{q,4}$ | | +1.0 | | mA | | IF control voltage G <sub>mex</sub> | V <sub>2/10</sub> | 0 | | | Vdc | | $G_{min}$ | V <sub>2/10</sub> | | | 4.0 | Vdc | | Additional application data | | | | | | | Input impedance | Z <sub>115/16</sub> | | 1.8/2 | 1 | kΩ/pF | | Output impedance | Z <sub>q 8/9</sub> | | 6.6/2 | | kΩ/pF | | Output resistance | R <sub>q3</sub> | | 150 | | Ω | | Output resistance | $R_{q4}$ | | 150 | | Ω | | Residual IF (basic frequency) | $V_{3}, V_{4}$ | | 10 | | mV | | Video bandwidth (-3 dB) | B <sub>video</sub> | | 6.0 | | MHz | | Intermodulation ratio with | а | | 45 | | dB | | reference to f <sub>FT</sub> (1.07 MHz) | | | ! | | - | ## Circuit description This integrated circuit consists of a 4-stage controlled gain AM amplifier and a PLL circuit for video carrier regeneration. The synchronous demodulator features very low intermodulation distortion between video IF and color carrier (1.1 MHz or 920 kHz beat). Also included are a mixer for the synchronous demodulation of the video signals and an amplifier for the positive and negative video output signal. The positive signal is used for gate control of the AGC amplifier. The delayed tuner AGC is derived from the control voltage via a threshold amplifier. ## Pin configuration | Pin No. | Function | |---------|------------------------| | 1 | Gating pulse | | 2 | Time constant AGC | | 3 | Positive video output | | 4 | Negative video output | | 5 | Offset adjustment | | 6 | PLL time constant | | 7 | White level adjustment | | 8 | Tank circuit | | 9 | Tank circuit | | 10 | Ground | | 11 | Supply voltage | | 12 | Reference voltage | | 13 | AGC threshold | | 14 | Tuner control | | 15 | Video IF input | | 16 | Video IF input | # TV Stereo Tone Control IC with Quasi-Stereo Section, Channel 1/2 Switch, SCART Input, and I<sup>2</sup>C Bus Control TDA 6200 Preliminary data DIP 28 The TDA 6200 is comprised of a SCART switch-over, channel 1/2 switch-over, quasi-stereo circuit, stereo basewidth expansion, physiological volume control, a treble, bass, and volume control of the injected AF signals as well as an LED driver. The IC is controlled by means of an I<sup>2</sup>C bus serial interface as well as by the bidirectional 4 level line from the TDA 6600. The component is used for AF sound signal processing in stereo TV sets. ### **Features** - Treble, bass, balance, and volume control by means of an integrated digital-to-analog converter - Quasi-stereo circuit during mono operation - Stereo basewidth expansion during stereo operation - Physiological volume control - Channel 1/2 switch-over during dual audio transmission - SCART connection - Control of all functions via the I<sup>2</sup>C bus and the bidirectional 4 level line of the TDA 6600 (stereo demodulator IC) - LED driver - Volume control range 80 dB - Treble, bass control ±12 dB - Channel separation min. 60 dB, cross-talk rejection min. 60 dB - Parasitic voltage spacing up to 78 dB ### Circuit description ### The monolithically integrated circuit is comprised of three sections: - 1. AF input analog switch for SCART and channel 1/2 switch-over - Sound and volume control with quasi-stereo, physiology and stereo basewidth expansion section - 3. Control section including the I2C bus, 4 level line and digital-to-analog converter - A two-channel AF analog switch is used to switch from standard TV operation to the SCART playback mode. An additional analog switch is applied for the channel 1/2 switchover during multichannel transmission. During standard TV operations, this switch will be functional during two-channel transmission and/or SCART playback if the Kbit has been set accordingly. - 2. The quasi-stereo section in the signal path is applied to generate an acoustic sound impression similar to stereo during the mono signal. This circuitry section is comprised of one op amplifier per channel. While one amplifier is provided with an internally regulated gain factor of —1, the second amplifier can be switched between a gain factor of —1 and a freely selectable gain factor provided by means of external components. The quasi-stereo effect is achieved by forwarding two different types of signals to the input of the second amplifier. While a standard phase AF signal is forwarded via an external band stop filter, a phase inverted signal is forwarded via an external band filter. The attenuation of these networks is compensated by the op amplifier. The result is the generation of a largely amplitude-linear signal, however, turned by 180° in its phase during medium frequencies. This section of the circuit can be switched off. The sound and volume control section is comprised per stereo channel of 3 op amplifiers with electronic potentiometers and/or switches. By using one external capacitor each for the bass and treble control, 31 different levels for emphasis and deemphasis can be set for the bass and treble control during low and/or high frequencies. The subsequent stage enables a switch-controlled expansion of the basewidth. When the basewidth expansion has been switched on, an anti-phase cross-talk of approx. 60% will occur at an input frequency of approx. 300 Hz. The frequency to be applied as well as the percentage of cross-talk are determined by an external RC combination. The volume control, separate for each channel, is comprised of 64 stages each. As a result, the balance control can be realized by using different settings for the channels. A physiological volume characteristic is achieved by connecting the volume setting with the treble/bass control. For this purpose, the mean value of the two volume control settings is used. The physiology section can be switched off. Subsequent to the connection of the supply voltage, the AF output voltage will be delayed by a delay circuit until all voltages are stabilized. In this manner, interfering crackling noises are prevented. 3. The integrated circuit is controlled by means of an I<sup>2</sup>C bus interface and a 4 level line from the stereo decoder TDA 6600. Via this line the evaluation circuit of the TDA 6600 provides the necessary information with respect to the 3 modes mono, dual audio, and stereo by means of three different dc voltage levels. For a compulsory (manual) mono mode, a fourth dc voltage level in opposite direction can be used by the TDA 6600. This dc voltage level is programmed via the I<sup>2</sup>C bus interface of the TDA 6200. The system clock for the input SCL of the I<sup>2</sup>C bus interface is provided by the processor. Pin SDA functions as data input. It can also supply the setting of the identification signal decoder established via the 4 level output and/or an acknowledge message. The data forwarded by the processor are controlled by the I<sup>2</sup>C bus and subsequently filed in registers according to their functions (latch 1-6). If the bus is free (t off time), both lines will be in the marking state (SDA, SCL are HIGH). Each message begins with the start conditions of SDA returning into LOW, while SCL remains HIGH. All additional information transfer takes place during SCL = LOW, and the data is forwarded to the control with the positive clock edge. However, if SDA returns to HIGH, while SCL is in HIGH, the message is ended since the circuit acknowledges a stop condition. The logic functions according to the tables on pages 725-727. All messages are transmitted byte-by-byte, followed by a 9th clock pulse, while the control returns the SDA line to LOW (acknowledge condition). In the read mode, the processor transmits the acknowledge bit (will not be checked by the tone control). The first byte is comprised of 7 address bits used by the processor to select the tone control among several peripheral components (chip select). The 8. bit establishes the direction of the subsequent data flow (read/write bit). The 1. and 2. bit of the data bytes determine which latch will be called up (sub-address). The volume information is set with 6 bits (64 positions); the treble and bass control with 5 bits of which the 1. bit (4. bit of the byte) is the sign bit. The 4 bits of the digital-to-analog converter provide 31 different setting levels. The two volume bytes (left, right) and/or treble and bass bytes have to be transmitted in successive order, since they have the same sub-address. The two bytes for the switching function are subdivided into an AF setting byte and a byte for the operation of the SCART jack. If the R/W bit = 1 is set during chip addressing, the $I^2C$ bus operates in the transmission mode. The momentary position of the stereo decoder (corresponds with the status of the 4 level line) is transmitted. The two LED driver outputs enable the display of stereo, mono or dual audio transmission and/or the SCART playback mode. # **Maximum ratings** | - | | min | тах | | |-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------| | Supply voltage | V <sub>S</sub> | 0 | 16 | V | | Reference current DC voltage current DC current DC current DC current DC current | I <sub>26</sub> V <sub>1, 2, 3</sub> V <sub>6, 8, 9</sub> V <sub>10, 14, 18</sub> V <sub>19, 20, 22</sub> V <sub>23, 24, 25</sub> V <sub>27, 28</sub> I <sub>4, 5, 7</sub> I <sub>11, 13, 15</sub> I <sub>17, 21</sub> I <sub>3tg</sub> | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 2<br>V <sub>S</sub><br>V <sub>S</sub><br>V <sub>S</sub><br>V <sub>S</sub><br>V <sub>S</sub><br>2<br>2<br>2<br>150<br>125 | mA<br>V<br>V<br>V<br>V<br>MA<br>mA | | Thermal resistance (system-air) | R <sub>th SA</sub> | | 60 | K/W | | Operating range | | | | | | Supply voltage<br>Ambient temperature<br>Input frequency | V <sub>S</sub><br>T <sub>A</sub><br>f <sub>i</sub> | 8<br>0<br>0 | 15.75<br>70<br>20 | V<br>°C<br>kHz | | Charac | teristics | |--------|-----------| | | | | Characteristics | | | | | | | |-------------------------------------------------------------------------|---------------------|----------------------------------------------------------|-----|---------|-----------|---------| | $V_{\rm S} = 15 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | min | typ | max | | | Current consumption Reference voltage | $I_{16} \ V_{26}$ | LEDs OFF | 5.4 | 55<br>6 | 80<br>6.6 | mA<br>V | | Max. gain AF input/AF output L byte = BF; KL <sup>2)</sup> byte = C0 | G <sub>max</sub> | SC = 0; phys = 0;<br>RK <sup>1)</sup> = 0;<br>Q-S/Bw = 0 | -2 | 0 | 2 | dB | | SCART input/<br>AF output<br>L byte = BF;<br>KL byte = C0 | G <sub>max</sub> | SC = 1; phys = 0;<br>RK = 0;<br>Q-S/Bw = 0 | -2 | 0 | 2 | dB | | Min. gain AF input/AF output L byte = 80; KL byte = C0 | $G_{min}$ | SC = 0; phys = 0;<br>RK = 0;<br>Q-S/Bw = 0 | | | -80 | dB | | SCART input/<br>AF output<br>L byte == 80;<br>KL byte == C0 | G <sub>min</sub> | SC = 1; phys = 0;<br>RK = 0;<br>Q-S/Bw = 0 | | | -80 | dΒ | | Flutter and wow L-R | ∆a <sub>L-R</sub> | | | | -2 | dB | | Bass emphasis*)<br>KL byte = C0 + DF | G <sub>B max</sub> | $f_i = 40 \text{ Hz}$ | 9 | 12 | | ₫B | | Bass deemphasis<br>KL byte = C0 + CF | G <sub>B min</sub> | f <sub>i</sub> = 40 Hz | | -12 | -10 | dΒ | | Treble emphasis*) KL byte = DF + C0 | $G_{T max}$ | $f_i = 15 \text{ Hz}$ | 8.5 | 12 | | dB | | Treble deemphasis<br>KL byte = CF + C0 | $G_{T min}$ | $t_i = 15 \text{ Hz}$ | | -12 | -10 | dB | | Input voltage*)<br>SCART, AF | $V_{i\mathrm{rms}}$ | any KL byte | 1 | | | V | | Input voltage*)<br>SCART, AF | $V_{i \text{ rms}}$ | KL byte = CX | 3.5 | | | v | | Permissible gain<br>quasi-stereo op | G <sub>7/6</sub> | Q-S/Bw = 1 | | | 30 | dB | | Channel separation | a <sub>L-R</sub> | Q-S/Bw = 0; RK = 0 | 60 | | | dB | | Antiphased cross talk with basewidth ON | CT <sub>L-R</sub> | stereo; RK = 1 | 45 | 60 | 75 | % | $<sup>^{1}</sup>$ ) RK $\triangleq$ room acoustics $^{2}$ ) KL $\triangleq$ tone | | - | | |---|------|----------| | F | <br> | <br>tics | | | | | | Characteristics | | | | - | | | |----------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------|------------|------|------------------|---------------| | $V_{\rm S} = 15 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | Test conditions | min | typ | max | <u> </u> | | Cross-talk rejection | | | | | | | | SCART switch | a <sub>AF/SF</sub> | $V_{\rm irms} = 2 \text{ V}$ | 60 | | | dB | | Ch1/Ch2 switch | a <sub>CH1/2</sub> | V <sub>irms</sub> = 2 V;<br>dual audio | 60 | | | dB | | Total harmonic distortion | THD <sub>13/15</sub> | any KL <sup>1)</sup> byte<br>V <sub>irms</sub> = 1 V | | | 1 | % | | Total harmonic distortion DIN 45500*) | THD <sub>13/15</sub> | KL byte = CX;<br>V <sub>irms</sub> = 1 V | | 0.3 | 0.6 | % | | Disturbance voltage spacing $f_i = 20 \text{ Hz-}20 \text{ kHz}$ | a <sub>S/N</sub> | DIN 45405;<br>V <sub>i rms</sub> = 1 V<br>L byte = BF;<br>KL byte = C0 | | | 78 | dB | | Disturbance voltage at output $f = 20 \text{ Hz}-20 \text{ kHz}$ | a <sub>S/N</sub> | L byte = BF;<br>KL byte = C0 | | 120 | 150 | μ۷ | | | | L byte = AC;<br>KL byte = C0 | | | 50 | μ۷ | | | | L byte = 94;<br>KL byte = C0 | | 10 | 20 | μ٧ | | Noise voltage<br>CCIR DIN 45405 | $V_{n}$ | L byte = BF<br>KL byte = DF + C0 | | | 650 | μ۷ | | Deviation in amplitude<br>when tone control is in<br>linear position | ∆G | KL byte = C0<br>f <sub>i</sub> = 40 Hz-15 kHz | | ±0.5 | ±1.5 | dB | | Volume decontrol for max. phys. | $V_q/V_i$ | phys = 1 | | -30 | | dВ | | Attenuation during mute mode | a <sub>MUTE</sub> | M1 = 1 | 80 | | | dB | | Switching output | $I_{4 \text{ off}}$ | $I_{L} = 1 \text{ mA}$ | | | 0.5<br>1 | V<br>μA | | LED driver | $I_{22,23} \ V_{22,23} \ I_{22,23}$ | LED ON $I_{22/23} = 7.5 \ \mathrm{mA}$ LED OFF | | | 7.5<br>1.5<br>50 | mA<br>V<br>μA | | 4 level line | 22,20 | | | | | ' | | Input voltage | V <sub>i2</sub> | recognizes mono | 0 | | 1.8 | V | | | V <sub>i 2</sub><br>V <sub>i 2</sub> | recognizes dual<br>recognizes stereo | 2.4<br>5.2 | | 3.9<br>6.6 | V | | Input current | $V_{i2}$ | | | | 3 | μА | | Compulsory mono | $V_{q2}$ | $M2 = 1$ ; $I_2 = 1 \text{ mA}$ | | | 0.2 | V | | Characteristics | | | | | | |-------------------------------------------------------------|------------------------------------------------|----------|-----|---------|--------------| | $V_{\rm S} = 15 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | min | typ | max | | | I <sup>2</sup> C bus (SCL, SDA) | | | | | | | SCL, SDA edges | | ŀ | | | 1 | | Rise time<br>Fall time | t <sub>R</sub><br>t⊭ | | | 0.3 | μs<br>μs | | Shift register clock pulse SCL | ¢F. | | | | | | Frequency | fSCL | 0 | | 100 | kHz | | H pulse width<br>L pulse width | t <sub>HIGH</sub><br>t <sub>LOW</sub> | 4 | 1 | | μs<br>μs | | Start | -2017 | | | | | | Set-up time | <sup>‡</sup> SUSTA | 4 | | İ | με | | Hold time | † <sub>HDDAT</sub> | 4 | | | μs | | Stop<br>Set-up time | tsusto | 4 | | | μѕ | | Bus free time | t <sub>BUF</sub> | 4 | | İ | μs | | Data transfer | | | | | | | Set-up time<br>Hold time | t <sub>SUDAT</sub><br>t <sub>HDDAT</sub> | 1 1 | | | μs<br>μs | | Inputs SCL, SDA | TIDDAY. | | | | | | Input voltage | $V_{iH}$ | 2.4 | | 5.5 | V | | Input current | $I_{iH}$ | 0.3 | | 1<br>50 | V<br> μΑ | | | $I_{iL}$ | İ | | 100 | μΑ | | Output SDA (open collector) Output voltage | 17 | 4.5 | | 5.5 | <sub>v</sub> | | $R_L = 2.5 \text{ k}\Omega$ ; $I_{qL} = 2 \text{ mA}$ | V <sub>qH</sub><br>V <sub>qL</sub> | 4.5 | | 0.4 | ľ | | | | | | | | | Design-related characteristics | | | | | | | Input impedance SCART | R <sub>127,28</sub> | 35<br>35 | | | kΩ<br>kΩ | | Input impedance AF Output impedance | R <sub>i 1, 3</sub><br>R <sub>a 5, 7, 21</sub> | 35 | 1 | 200 | Ω | | Output impedance AF output | Rq 13, 15 | | | 200 | Ω | | Internal resistance Bw | R <sub>i 11, 17</sub> | | 1 | 1 | kΩ | The data marked with an asterisk\*) depend on the supply voltage. With lower $V_{\rm S}$ the input voltage decreases accordingly. # Pin description | Pin | Function | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AF input for signal from matrix section of TDA 6600 | | 2 | Bidirectional 4 level control line between TDA 6200 and TDA 6600 used to transmit information with respect to dual audio, mono, stereo and compulsory mono mode | | 3 | AF input for signal from matrix section of TDA 6600 | | 4 | Switching output to control additional functions (open collector), in turn controlled via I <sup>2</sup> C bus | | 5 | Low-impedance output to control the quasi-stereo network | | 6 | Inverted input of the quasi-stereo op | | 7 | Low-impedance output of quasi-stereo op, controls bass control | | 8, 9 | Connections for external capacitor for right bass control $f_{-3 dB} \sim 1/C_{8,9}$ | | 10 | Connection for external capacitor for right treble control $f_{-3 \text{ dB}} \sim 1/C_{10}$ | | 11 | Connection for network of stereo basewidth expansion percentage of cross-talk $\sim 1/R_{11}$ | | | | | | $f_{-3dB} = \frac{1}{2\pi C_{11} (R_{11} + 1 \mathrm{k}\Omega)}$ | | 12 | GND | | 13 | AF output right (emitter follower) | | 14 | Decoupling for internal dc operation points. Capacitor also determines the | | | duration of the switch-on delay when connecting $V_{16}$ . | | 15 | AF output left (emitter follower) | | 16 | Supply voltage | | 17 | Connection for network of stereo basewidth expansion percentage of cross-talk $\sim 1/R_{17}$ | | | $f_{-3dB} = \frac{1}{2\pi C_{17}(R_{17} + 1\mathrm{k}\Omega)}$ | | 18 | Connection for external capacitor of left treble control $f_{-3dB} \sim 1/C_{18}$ | | 19. 20 | Connections for external capacitor of left bass control $f_{-3 \text{ dB}} \sim 1/C_{19,20}$ | | 21 | Low-impedance output to control the quasi-stereo network and the left bass control | | 22 | LED driver output for LED 2 (open collector with current limiter) | | 23 | LED driver output for LED 1 (open collector with current limiter) | | 24 | Clock frequency input of I <sup>2</sup> C bus control (Inter-IC) | | 25 | Data input/output of I <sup>2</sup> C bus control | | 26 | Reference voltage of typ. 6 V | | 27 | AF input of SCART interface | | 28 | AF input of SCART interface | # I<sup>2</sup>C bus time diagram $t_{SUSTA}$ Set-up time (start) $t_{HDSTA}$ Hold time (start) $t_{\text{HDSTA}}$ Hold time (start) $t_{\text{HIGH}}$ Pulse width (clock) t<sub>LOW</sub> Pulse width (clock) t<sub>SUDAT</sub> Set-up time (data transfer) t<sub>HDDAT</sub> Hold time (data transfer) t<sub>SUSTO</sub> Set-up time (stop) $t_{\rm BUF}$ Bus free time $t_{\rm F}$ Fall time t<sub>R</sub> Rise time The listed times are referenced to the $V_{\rm IH}$ and $V_{\rm IL}$ values. ### Software The following data format is used: 1) Chip address | MSB | | | | | | | LSB | | |-----|---|---|----------|---|---|---|-----|------| | 1 | 0 | 0 | 0 | 0 | 0 | 0 | R/W | ack. | | 40D | | | ad Simon | | | | | | MSB will be transmitted first R/W = 0 IC in the receiving mode ### 2) Data bytes with sub-addresses a) Volume | MSB | | | | | | | LSB | | |-----|---|-----|-----|-----|-----|-----|-----|----------| | 1 | 0 | V05 | V04 | V03 | V02 | V01 | V00 | (left) + | | 1 | 0 | V15 | V14 | V13 | V12 | V11 | V10 | (right) | The two bytes are always transmitted in successive order $$V \times 5 = MSB$$ $$V \times 0 = LSB$$ b) Tone | MSB | | | | | | | LSB | | |-----|---|---|----|----|----|----|-----|---| | 1 | 1 | Х | HV | нз | H2 | H1 | но | + | | 1 | 1 | Х | TV | Т3 | T2 | T1 | TO | | The two bytes are always transmitted in successive order HV or TV are sign bits | 1 | 1 | X | 0 | 1 | 1 | 1 | 1 | min, treble or bass | |---|---|---|---|---|---|---|---|-----------------------| | 1 | 1 | X | Χ | 0 | 0 | 0 | 0 | linear treble or bass | | 1 | 1 | X | 1 | 1 | 1 | 1 | 1 | max. treble or bass | ### Software ### Note: Ch AF output transmission. The AF section is automatically controlled by the 4 level line. Compulsory mono M2 is given priority. After Power-ON-Reset all latches are set at 0 (volume min., tone linear,...); only the function Q-S/Bw is set at 1. = 0 AF output operates in stereo mode. Playback of SCART stereo (mono) ### Software ### 3) Transmission mode requires new chip addressing with R/W bit = 1. | | | | | | | LSB | |---|-----------------------|---------------------------|---------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------| | D | X | Х | Х | Х | Х | Х | | D | | | | | | | | 1 | Dece | oder rec | cognize | s mono | | | | 1 | Dece | oder rec | cognizes | s stereo | | | | 0 | Dec | oder red | cognize | s dual | | | | 0 | Doe | s not oc | cur (inte | ernally s | uppres | sed) | | | D<br>D<br>1<br>1<br>0 | D 1 Decci 1 Decci 0 Decci | D Decoder rec Decoder rec Decoder rec Decoder rec | D Decoder recognizes Decoder recognizes Decoder recognizes Decoder recognizes | D Decoder recognizes mono Decoder recognizes stereo Decoder recognizes dual | D Decoder recognizes mono Decoder recognizes stereo | The transmission function is not required for the operation of the IC. Instead this function is used to inform the $\mu$ C about the status of the identification signal decoder to enable additional functions. ### LED driver TV operating mode: | 4 level line | Ch1/2 bit | LED 1 | LED 2 | |--------------|-----------|-------|-------| | Mono | X | OFF | OFF | | | x | ON | ON | | Stereo | | | | | Dual | 0 | ON | OFF | | Dual | 1 | OFF | ON | | | | | | | SCART playba | ck mode: | | | | SCART | playback | mode: | |--------|----------|-------| | SC hit | | Ch h | | SC bit | Ch bit | Ch1/2 bit | LED 1 | LED 2 | |--------|--------|-----------|-------|-------| | 1 | 0 | X | ON | ON | | 1 | 1 | 0 | ON | OFF | | 1 | 1 | 1 | QFF | ON | MIN 6 The bipolar IC TFA 1001 W contains a photodiode and an amplifier. At its output (open NPN collector), the TFA 1001 W supplies a current directly proportional to the illuminance. Another pin permits a linearized characteristic curve at low illuminances and can be used to inhibit the output. ### **Application** - Exposure meters - Exposure control systems - Electronic flashes - Optical follow-up control - Smoke detectors - Linear optocouplers - Color identification #### Features - High sensitivity - High output current linearity - Good spectral sensitivity - Low current consumption - Wide modulation range - Large operating voltage range ### Pin configuration | Maximum ratings | · . · | Lower<br>limit B | Upper<br>limit A | | |------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------|------------------------------|---------------------------| | Supply voltage Output current Power dissipation Junction temperature Storage temperature | V <sub>S</sub> I <sub>Q</sub> Ptot T <sub>j</sub> T <sub>stg</sub> | -40 | 15<br>50<br>200<br>100<br>85 | V<br>mA<br>mW<br>°C<br>°C | | Thermal resistance (system-air) | R <sub>th SA</sub> | | 250 | K/W | | Characteristics at $T_{amb} = 25$ °C, supply voltage applied to pin 5 | | Lower<br>limit B | typ | Upper<br>limit A | | |-----------------------------------------------------------------------|------------------------------------------|------------------|-------|------------------|-------| | Supply voltage | $v_{\rm s}$ | 2.5 | | 15 | v | | Current consumption at $E_v = 0$ lx | $I_{S}$ | -10 | ļ | 1 | mA | | Ambient temperature (during operation) | Tamb | | { | 70 | °C | | Illuminance | Ε <sub>ν</sub> | 0 | i | 5000 | lx | | Sensitivity in range | | | i | | | | $E_{\rm v} = 1$ ix to 1000 ix | S | 2.5 | 5 | 7.5 | μA/lx | | Output current at | | | . F., | | , | | $E_{\rm v} = 0.05 \rm lx$ | $I_{Q}$ | | 0.25 | | μА | | $E_{v} = 1 \text{ ix}$ | $I_{\mathbf{Q}}$ | 2.5 | 5 | 7.5 | μA | | $E_v = 1000 \text{ lx}$ | $I_{\mathbf{Q}}^{-}$ | 2.5 | 5 . | 7.5 | mA | | $E_{\rm v} = 5000 \rm lx$ | $I_{Q}$ | | 25 | | mA | | Stabilized voltage at pin 6 | $V_{\mathrm{stab}}$ | 1.2 | 1.35 | 1.5 | ν | | Supply voltage dependence of | | | | | | | stabilized voltage V <sub>stab</sub> | $\Delta V_{\rm stab}/\Delta V_{\rm S}$ | | 2 | | mV/V | | Temperature dependence of | | | | | | | stabilized voltage $V_{\rm stab}$ | $\Delta V_{\rm stab}/\Delta T_{\rm emb}$ | | -0.3 | | mV/°C | ### Possible applications of TFA 1001 W as light/current transducer # 1) for operating voltage 2.5 to 15 V ### 2) for low operating voltage 1.2 to 1.5 V ### 3) for especially low illuminance down to 0.01 lx In case of low illuminance (see characteristic: output current versus illuminance), the output current can be balanced by means of the adjustment control $R_1$ . The lower range of the output characteristic can be linearized even more by setting a dark current of about 5 nA. 818 # Dynamic behavior The dynamic behavior can be influenced at connection 2 by connecting capacitors. Attenuation A = $$\frac{I_{O}(f)}{I_{O}(f=0)}$$ # Inhibiting the output The output can be inhibited by connecting the balancing input with the stabilized voltage (switch, PNP transistor, FET). # Relative spectral sensitivity versus wavelength # Relative output current versus ambient temperature in range $E_v = 1$ lx to 1000 lx # Output current versus supply voltage # **Application examples** ### Simple threshold switch with TAB 1453 A op amp The illustration shows a simple threshold switch as can, for example, be used in cameras to change the aperture or indicate the illuminance. Operational amplifier TAB 1453 A serves as comparator. It has a PNP input and is able to operate at very low supply voltage. The output is an open collector which can switch currents up to 70 mA. Since the stabilized voltage at pin 6 is used as reference voltage, the circuit is highly independent of the supply voltage. ## Shutter speed or exposure control The illustration above shows a light/time control which can, e.g. be used to control the shutter speed in cameras or for exposure time control in enlargers. This circuit operates also largely independently of the supply voltage. A further essential advantage is, that for the major part of the exposure time the comparator input current is insignificant as the corresponding input transistor remains fully off-state. By means of potentiometer P, the operating range can be extended to lower illuminance values. Opening the switch starts the exposure, and capacitor C is charged from pin 4 of the photo IC. The comparator switches if the voltage $V_{\rm C}$ falls below the reference voltage determined by resistors $R_1$ and $R_2$ . The relationship between illuminance and time is defined by capacitor C and precision adjustment is possible by means of $V_1$ ; $V_1$ , however, must not become less than 0.4 V. The dark current may be set in the circuit by means of potentiometer *P*. For this purpose, capacitor *C* is removed. *P* is then adjusted in darkness such that the output of the comparator is just blocked. Capacitor *C* is then inserted. (See illustration below). ### Schematic circuit diagram for an electronic flash control TFA 1001 W can also be used for electronic flash control. It must, however, be ensured that the illuminance does not exceed 5 klx; use a grey filter if necessary. To be able to control very short times, it is useful to connect an additional capacitor to pin 1. # Combined aperture and exposure control The aperture and exposure control may be combined, with the information for aperture switching being taken from the total current of the photo IC (voltage drop at $R_5$ ). ### Aperture follow-up control for cine cameras The op amp compares the voltage drop at $R_3$ , generated by the photoelectric current, with a reference voltage derived from the stabilized voltage, and controls the aperture via motor M. # Light/frequency transducer Sensitivity: approx. 600 Hz/lx Range: 4 Hz to 400 000 Hz - High resolution - Fully temperature-compensated - Wide operating voltage range - High operating voltage suppression - Wide dynamic range (5 decades) Particularly suitable for digital processing. # Integrated Hall-Effect Switch for Alternating Magnetic Field ### Preliminary data Plastic Flat Pack The Hall-effect IC TLB 4902 F is a static contactless switch operated by an alternating magnetic field. The outputs are switched to the conducting state by the south pole of the magnetic field and are blocked by its north pole. The IC is particularly intended as rpm sensor in consumer applications or as commutation sensor in brushless dc motors. ### **Features** - Low switching thresholds - Miniature plastic package - Suited to low cost applications ## Pin configuration Dimensions in mm ## Pin description | Pin | Symbol | Function | |-----|-----------------------|--------------------------| | 1 | V <sub>s</sub><br>GND | Supply voltage<br>Ground | | 2 | GND | Ground | | 3 | Q | Output | # **Block diagram** | $T_A = 70 ^{\circ}\text{C}$ | | min | max | | |--------------------------------------------------------------------------------------------|----------------------------------------------------|-------------|-----------------------|---------------------| | Supply voltage<br>Output current<br>Junction temperature<br>Storage temperature | $V_{ m S} \ I_{ m Q} \ T_{ m j} \ T_{ m Stg}$ | -0.5<br>-40 | 6<br>20<br>125<br>125 | V<br>mA<br>°C<br>°C | | Thermal resistance<br>system-air<br>Flux density<br>Output voltage<br>B < B <sub>OFF</sub> | R <sub>th SA</sub><br>B<br>V <sub>Q</sub> | - ∞ | 240<br>+∞<br>30 | K/W<br>V | | Operating range | | | | | | Supply voltage<br>Output current<br>Ambient temperature | V <sub>S</sub><br>I <sub>Q</sub><br>T <sub>A</sub> | 4.5<br>0 | 5.5<br>20<br>70 | V<br>mA<br>°C | ### Characteristics $V_c = 5 \text{ V}$ : $T_s = 0 \text{ to } 70 \,^{\circ}\text{C}$ | V <sub>S</sub> = 0 V, V <sub>A</sub> = 0 10 70 0 | | Test conditions | Test<br>circuit | min | typ | max | | |--------------------------------------------------|------------------|--------------------------------------------------------------------------|-----------------|------------|-----|------------|------------------------| | Magnetic flux density1) | | | | | | | | | Operate point | B <sub>ON</sub> | $T_A = 25$ °C<br>$T_A = 0$ to $70$ °C | 2 | | | 17<br>25 | mT <sup>2)</sup><br>mT | | Release point | $B_{OFF}$ | $T_A = 25 ^{\circ}\text{C}$<br>$T_A = 0 \text{ to } 70 ^{\circ}\text{C}$ | i | -17<br>-25 | | İ | mT<br>mT | | Hysteresis | | , | | | | | İ | | Bon-Boff | $B_{Hv}$ | | 2 | 5 | | 15 | mT | | Output leakage current | $I_{Qlk}$ | $B < B_{OFF}; V_{QH} = 30 V$<br>$T_A = 25 ^{\circ}C$ | | | | 10 | μΑ | | Supply current | $I_{\mathtt{S}}$ | B <b<sub>OFF<br/>B&gt;B<sub>ON</sub></b<sub> | | 2 | | 5.5<br>6.5 | mA<br>mA | | Output saturation voltage | $V_{\rm O,sat}$ | $I_{\rm O} = 16 \mathrm{mA}$ | 2 | | | 0.4 | V | | Rise time | t <sub>LH</sub> | $I_{\rm Q} = 5 \mathrm{mA}$ | 1 | į | 0.3 | 1 | μs | | Fall time | t <sub>HL</sub> | $I_{\rm Q} = 5 \mathrm{mA}$ | 1 | | 0.5 | 1 | μs | Reliability and life time of the IC are assured as long as the junction temperature does not exceed 125 °C. Though operation of the IC at the given max, junction temperature of 150 °C is possible a continuous operation at this rating could nevertheless impair the reliability of the IC considerably. <sup>1)</sup> The magnetic parameters are specified for a homogenous magnetic field at the sensor center as per fig. 3 2) 1 mT = 10 G $\,$ # Measurement circuits Figure 1 Figure 2 Figure 3 # **Application circuit** For optimum efficiency of the integrated overvoltage protection, it is suggested, that a resistance $R_{\rm S}$ of approx. 100 $\Omega$ be provided in the component's power supply to limit the current. Figure 4 # Pulse diagram Figure 5 | Flux density | V <sub>Q</sub> | |----------------------|----------------| | B > B <sub>ON</sub> | L | | B < B <sub>OFF</sub> | Н | - .. . . . . . ; · ... . . . . ## Phase Control TLE 3101 TLE 3102 TLE 3103 TLE 3104 DIP 18 DIP 14 DIP 14 DIP 8 These bipolar phase control ICs require, for most applications, only a minimum number of external components. Typical applications are motor control, brightness control, temperature control, $\cos \varphi$ optimization for squirrel-cage motors, and starting current limitation. Thanks to their high efficiency, the TLE 310x ICs are particularly suitable for consumer goods, such as kitchen equipment and washing machines, vacuum cleaners, electric irons and hobbyist appliances. A special feature is the soft start which requires only straightforward wiring, and is e.g. used in portable drills for center punching. ### **Features** - Direct supply from ac line possible - Low power consumption, typically 2.4 mA - Only one capacitor for trigger pulse width and phase angle - Highly stabilized reference voltage - Negative triac gate trigger current, 100 mA max. - No triac drive pulses during supply undervoltage - Optional voltage or current synchronization - TLE 3101 with independent on-chip op amp OP and comparator K3. The following versions were produced from that basic IC: - TLE 3102 without comparator K3 - TLE 3103 without op amp OP - TLE 3104 without K3, enable input E/A, control input V<sub>control</sub>, and without Z diode output. These simplified versions are provided for less complex low cost applications. ### Functional description The following is a description of the individual functional units (refer to block diagram) and their interactions: #### Operational amplifier OP Two inputs and the output are available. The op amp is internally compensated and has a push-pull output. Should be op amp not be required, the +input is to be connected to ground (the TLE 3101 and TLE 3102 then consume minimum current). #### Comparator K 3 Comparator K3 ist not frequency-compsensated. The output is an open NPN collector which may drive e.g. an LED in switching operation. Should the comparator not be required, the —input is to be connected to ground. K3 then has minimum current consumption. #### Reference voltage source A temperature-stabilized voltage source is available for control and regulating circuits. #### Sawtooth generator In this unit, a sawtooth synchronized to the line is generated by the external $R_{\rm S}$ and $C_{\rm S}$ . The phase angle of the triac is determined by comparison of the sawtooth voltage and the control voltage. The trigger pulse width for the driver is provided by the falling edge of the sawtooth generator. The charge of $C_{\rm S}$ determines the trigger pulse width. A special circuit ensures the release of only one trigger pulse per line half period. #### Comparators K1, K2 Sawtooth voltage and control voltage are compared by means of comparators K1 and K2. Comparator K2 receives only half the sawtooth voltage. The phase angle limit can be adjusted within the complete phase angle range by applying a reduced reference voltage to input " $V_{\phi_{max}}$ ". Comparator K2 provides starting current limitation and/or phase angle limitation for inductive loads. Both comparator outputs are fed to the logic and driver unit. The comparator with the smaller conduction angle is the dominating one. With $V_{\phi_{max}}$ dominating, the trigger pulse width is doubled – compared with the trigger pulse width in case of a dominating $V_{control}$ . #### Logic + driver The logic and driver unit for triac triggering is controlled by comparators K1, K2, and the enable input E/A. The E/A input is TTL-compatible and may disable or enable the trigger pulse. Logic +driver obtain information on the trigger pulse width from the sawtooth. The undervoltage monitoring enables the driver output only if the IC's supply voltage has reached the permissible minimum value. The driver output to the triac supplies negative pulses. ### Synchronization At the sync input, the phase angle is synchronized to the zero crossing point of the line voltage. The sync pulse width $\tau_{SYNC}$ has to be twice as large as the trigger pulse width. ### Pulse diagram Conduction angle (with resistive load) <sup>\*)</sup> With $\textit{V}_{\phi_{max}}$ dominating, the trigger pulse width is doubled. | Maximum ratings T <sub>amb</sub> = -25 to 85 °C | | Lower<br>limit B | Upper<br>limit A | | |-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------| | Supply voltage Inputs op amp K3 Output op amp Output K3 (disabled) | Vs Vs VI Vot IQ1 VQ2 IQ2 Vref Iz VRS VCS Vcontrol Ve max VE/A VQdr IQ dr Ptot | -0.3<br>-0.3<br>-5<br>-0.3<br>0<br>-0.3<br>-35<br>-10<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3 | 33<br>33<br>V <sub>s</sub><br>3<br>33<br>40<br>5<br>35<br>10<br>5<br>5<br>5<br>V <sub>s</sub><br>33<br>33<br>120 | V V V MA V WA WA V V V V V V WA MW | | Junction temperature Storage temperature Thermal resistance (system-air) TLE 3104 TLE 3102, TLE 3103 TLE 3101 | T <sub>j</sub> T <sub>Stg</sub> R <sub>th SA</sub> R <sub>th SA</sub> R <sub>th SA</sub> | -55 | 125<br>125<br>100<br>70<br>70 | °C<br>°C<br>K/W<br>K/W | | Operating range | | | | | | Supply voltage<br>Ambient temperature<br>Input sync | V <sub>S</sub><br>T <sub>amb</sub><br>I <sub>SYNC</sub> | 10<br>-25<br>-3.5 | 30<br> 85<br> 3.5 | V<br>°C<br>mA | | Characteristics $V_S = 10 \text{ to } 30 \text{ V}, T_{amb} = -25 \text{ to } 85^{\circ}$ | c | Test<br>conditions | Lower<br>limit B | typ | Upper<br>limit A | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|-------|------------------------------------------|---------------------------------------------| | Current consumption | | | | | | | | without output load at op amp, K3, driver, $V_{\rm ref}$ without $R_{\rm SYNC}$ current | Is | V <sub>S</sub> = 14.5 V | | 2.4 | 3.2 | mA | | Reference voltage | $V_{\rm ref}$ | 1 | 1.8 | 2.0 | 2.2 | ĮV | | Load current Stability $V_{\rm S}=$ 10 to 30 V $I_{\rm ref}=$ 0 to 3 mA Temperature coefficient | $-I_{ot} \ \Delta V_{ m ref} \ \Delta V_{ m ref} \ 1 V_{ m ref} / \Delta T$ | | 0<br>-0.5 | | 3<br>10<br>20<br>0.5 | mA<br>mV<br>mV<br>mV/K | | Operational amplifier OP | | | | | | | | Open-loop voltage gain Input offset voltage Input current Common-mode input voltage range Output current Transition frequency Transition phase Output voltage | $G_{ m V0} \ V_{ m IO} \ -I_{ m I} \ V_{ m IC} \ I_{ m Q1} \ f_{ m T} \ arphi_{ m T} \ V_{ m Q1}$ | | 60<br>-10<br>0<br>-3 | 90 | 10<br>2<br>V <sub>S</sub> -3<br>1.5 | dB<br>mV<br>μA<br>V<br>mA<br>MHz<br>degrees | | Comparator K3 | | | | | | | | Input current<br>Input offset voltage<br>Output enabled<br>disabled<br>Common-mode input voltage range | $-I_{ m i}$ $V_{ m to}$ $V_{ m Q2}$ $I_{ m Q2}$ $V_{ m iC}$ | $I_{\rm Q2} = 20 \mathrm{mA}$<br>$V_{\rm Q2} \approx 30 \mathrm{V}$ | -20<br>0 | 1.0 | 2<br>20<br>1.5<br>5<br>V <sub>S</sub> -3 | μΑ<br>mV<br>V<br>μΑ | | Input K1 (V <sub>control</sub> ) | | | | | | | | Input current Control range: Conduction angle = $0^{\circ}$ (dependent on $R_{\rm S}$ and $C_{\rm S}$ ) Conduction angle = $175^{\circ}$ Max. perm. conduction angle | −I <sub>S</sub> | | | 1.2 | SYNC pulse end -5 | μA<br>V<br>V<br>degrees | | Input K2 (Vφ <sub>max</sub> ) | | | | | | | | Input current Control range: Conduction angle = $0^{\circ}$ (dependent on $R_{\rm S}$ and $C_{\rm S}$ ) Conduction angle = $175^{\circ}$ Max. perm. conduction angle | -I <sub>S</sub> | | | 2 0.6 | SYNC pulse end -5 | μA<br>V<br>V<br>degrees | | <b>Characteriscs</b> $V_{\rm S} = 10 \text{ to } 30 \text{ V}, T_{\rm amb} = -25 \text{ to } 85^{\circ}\text{C}$ | o | Test<br>conditions | Lower<br>limit B | typ | Upper<br>limit A | - | |------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|-------------------|-----------------------------|--------------------------|-------------| | Z diode | | | | | | | | Z voltage | $V_{Z}$ | $I_2 = 5 \text{ mA}$ | 13 | 14.5 | 16 | V | | Enable input E/A | | | | | | | | Input current<br>H input voltage | $-I_1$ | | | | 2 | μΑ | | for driver output, active L driver output, disabled | V <sub>IH</sub><br>V <sub>IL</sub> | | 2.8 | | 0.8 | V<br>V | | Triac trigger output | | | | | | | | Output, enabled | <i>V</i> <sub>L</sub> | | 1.4<br>1.4<br>1.4 | 2<br>2<br>2<br>4 | 2.5<br>2.5<br>3.0<br>6.0 | V<br>V<br>V | | Output, disabled | $I_{Q}$ | $V_Q = 30 \text{ V}$ | ' | , - | 10 | μA | | Input SYNC | | | | | | | | Switching current<br>Switching threshold<br>Output disconnection at | $I_{ extsf{SYNC}} \ V_{ extsf{SYNC}}$ | | | ± 20<br>V <sub>S</sub> ±7.5 | | μA<br>V | | V <sub>S</sub> undervoltage | $v_{\rm s}$ | | 7.5 | 8 | 10 | V | | Input R <sub>s</sub> , C <sub>s</sub> (refer to calculation formulae) | | | | | | | | Limit value C <sub>S</sub><br>Limit value R <sub>S</sub> | C <sub>S</sub><br>R <sub>S</sub> | | 5<br>33 | | 100 | nF<br>kΩ | #### Dimensioning notes and calculation formulae - Select trigger pulse width according to triac type and load. - 2. Calculate C<sub>S</sub> (for a V<sub>control</sub> domination) $$C_S$$ (nF) = trigger pulse width ( $\mu$ s) x 0.2 The formula yields the typical value e.g. T = 50 $$\mu s$$ results in $C_S = 10$ nF 3. Calculate R<sub>S</sub> (for 4 V max. sawtooth voltage) $$R_{\rm S}$$ (k $\Omega$ ) = $\frac{1}{\text{trigger pulse width (us)}}$ x 2 x 10° The formula yields the typical value e.g. T = 50 $$\mu$$ s results in $R_S$ = 400 k $\Omega$ ### 4. Select R<sub>SYNC</sub> resistance at SYNC input The sync pulse width (from $V_{\rm S}$ ± 7.5 V, $I_{\rm SYNC}$ = ± 20 $\mu$ A) has to be twice as large as the trigger pulse width. - 4.1 Sync pulse width ≥ 2 x trigger pulse width x safety factor (according to component deviation and line voltage variation) - 4.2 $R_{\rm SYNC}$ (k $\Omega$ ) = [sync pulse width ( $\mu$ s) x line voltage (V rms) x 2.23 x 10<sup>-4</sup> 7.5] x 50. e.g. 560 $\mu$ s sync pulse width and 220 V rms result in $R_{\rm SYNC}$ = 1 M $\Omega$ . With 220 V rms line voltage, the minimum permissible resistance $R_{SYNC}$ is 100 k $\Omega$ corresponding to a pulse width of 195 $\mu s$ . ## 5. Calculate R<sub>G</sub> $$R_{\rm G} = rac{V_{ m S} - { m triac gate voltage - low-voltage triac trigger output}}{I_{ m G}}$$ ### 6. Calculate Rs - 6.1 Calculation of R<sub>s</sub> requires first of all the determination of the total current consumption. Insert the arithmetic mean values of the currents for one line cycle. - 6.2 $\bar{I}_{\rm tot}=\bar{I}_{\rm S}=$ 3.2 mA + $\bar{I}(V_{\rm ref})+\bar{I}_{\rm Q1}$ (OP) + $\bar{I}_{\rm Q2}$ (K3) + $\bar{I}$ (driver output), + $\bar{I}$ (additional external circuit currents) + I $\bar{I}$ ( $R_{\rm SYNC}$ ). - 6.3 $R_s$ (k $\Omega$ ) = $\frac{\text{rms line voltage (V)}}{\overline{I_{\text{tot (mA)}}}} \times 0.455 \text{ x safety factor}$ (corresponding to component deviation and line voltage variation) e.g. $\overline{I_{\rm tot}}$ = 5 mA und $V_{\rm line}$ = 220 V result in $R_{\rm s}$ = 20 k $\Omega$ . Employing the internal Z diode reduces the IC's V<sub>S</sub> voltage to 14.5 V. ### 7. Calculate C<sub>G</sub> - 7.1 Selection of the maximum permissible ripple at the $V_S$ input, based on the desired functional quality and the special external components. - 7.2 The ripple amplitude at the $V_{\rm S}$ input of the unit should not exceed $V_{\rm pp}=2$ V. 7.3 $$C_G (\mu F) \ge \frac{\bar{I}_{tot} (mA)}{V_{DD}} \times 15$$ e.g. ripple $V_{\rm pp}$ = 0.75 V; $\bar{I}_{\rm tot}$ = 5 mA results in $C_{\rm G}$ = 100 $\mu{\rm F}$ # Pin configuration for TLE 3101 | Pin No. | Function | Pin No. | Function | |---------|----------------------------------|---------|------------------------------| | 1 | Ground | 10 | + input op amp | | 2 | Triac trigger output | 11 | V <sub>S</sub> | | 3 | Rs | 12 | V <sub>ipmax</sub> | | 4 | Cs | 13 | V <sub>cantrol</sub> , K1 | | 5 | Output Q2, K3 | 14 | V <sub>ref</sub> | | 6 | - input K3 | 15 | Z diode | | 7 | + input K3 | 16 | N.C. | | 8 | Output Q1, op amp | 17 | Enable input E/A | | 9 | <ul> <li>input op amp</li> </ul> | 18 | Synchronization input (SYNC) | ## **Application examples** # Schematic circuit diagram for motor control using TLE 3101 The tachogenerator provides a frequency being processed by the op amp (monoflop). # Schematic circuit diagram for motor control using TLE 3101 The tachogenerator provides a **voltage** which is rectified and stabilized, and then fed to input $V_{\rm control}$ . The **TLE 3102** with on-chip op amp for external use is particularly suitable as a speed controller with P, Pl, or PID characteristic; the op amp serves as adjustable gain amplifier. An actual value which is proportional to speed can be formed by rectification of the tacho amplitude. ### Pin configuration | Pin No. | Function | Pin No. | Function | |---------|----------------------|---------|------------------------------| | 1 | Ground | 8 | Vs | | 2 | Triac trigger output | 9 | $V_{\varphi_{max}}$ | | 3 | R <sub>S</sub> | 10 | V <sub>control</sub> , K1 | | 4 | Cs | 11 | V <sub>ref</sub> | | 5 | Output Q1, op amp | 12 | Z diode | | 6 | - input op amp | 13 | Enable input E/A | | 7 | + input op amp | 14 | Synchronization input (SYNC) | The TLE 3103 with on-chip comparator for external use is particularly suitable for phase control systems in which special functions, such as blocking protection or overtemperature protection, are required. ### Pin configuration | Pin No. | Function | Pin No. | Function | |---------|----------------------|---------|------------------------------| | 1 | Ground | 8 | Vs | | 2 | Triac trigger output | 9 | V <sub>φ max</sub> | | 3 | Rs | 10 | V <sub>controi</sub> , K1 | | 4 | Cs | 111 | V <sub>ref</sub> | | 5 | Output Q2, K3 | 12 | Z diode | | 6 | - input K3 | 13 | Enable input E/A | | 7 | + input K3 | 14 | Synchronization input (SYNC) | The **TLE 3104** is particularly suitable for simple, low-cost phase control and motor control systems, in which the actual value is formed by rectification of the tacho amplitude. ### Pin configuration | Pin No. | Function | Pin No. | Function | |---------|----------------------|---------|------------------------------| | 1 | Ground | 5 | V <sub>S</sub> | | 2 | Triac trigger output | 6 | V <sub>φ max</sub> | | 3 | ∣ R <sub>S</sub> | 7 | V <sub>ref</sub> | | 4 | Cs | 8 | Synchronization input (SYNC) | Schematic circuit diagram for motor control using TLE 3104 # Schematic circuit diagram for motor control using TLE 3104 The tachogenerator supplies a **voltage**, which is rectified and stabilized and then fed to input $V_{\rm control}$ . ### Current synchronization in case of inductive load control using TLE 3104 Particularly in case of phase control of inductive loads, such as transformers and shadedpole motors, there is a risk of half-wave operation as a result of the phase shift between voltage and current. In order to avoid this condition, the synchronization resistor is connected to A 2 of the triac (this method cannot be applied in the event of severe brush sparking of the motor). #### Notes: The pulse width selected for the trigger pulse must be so great that the triac reaches its holding current, even with a great phase angle (critical: positive half-wave). For this reason, it may be necessary to select a lower value for the ac line series resistor. The sync pulse must be at least twice as wide as the trigger pulse (see also page 323 and page 327/para. 4). DIP 18 SIP 9 The TLE 4201 IC is a dual comparator that is particularly suitable as a driver for reversible dc motors and may also be used as a versatile power driver. The push-pull power-output stages work in a switch mode and can be combined into a full bridge configuration. The driving of the comparators may be analog in the form of a window discriminator, or it can be accomplished very simply with digital logic. Typical applications are follow-up controls, servo drives, servo motors, drive mechanisms, etc. #### **Features** - Max. output current 2.5 A - Open-loop gain 80 dB typ. - PNP input stages - Large common-mode input-voltage range - Wide control range - Low saturation voltages - SOA protective circuit - Temperature protection The TLE 4201 IC comes in two different packages: with the SIP 9 package it is possible to remove the heat by way of a cooling fin to a suitable heatsink, whereas with the DIP 18-L9 package the pins 10 through 18 are thermally linked to the chip and provide for heat dissipation by way of the circuit board. Figure 1 #### Pin configuration | TLE 4201 A<br>Pin No. | TLE 4201 S<br>Pin No. | Function | |-----------------------|-----------------------|--------------------------------------| | 1 | 1 | Output of 1st amplifier | | 2 | 2 | Inverting input of 1st amplifier | | 3 | 3 | Non-inverting input of 1st amplifier | | 4 | 4 | Ground | | 5 | 5 | Supply voltage | | 6 | 6 | Divider potential | | 7 | 7 | Non-inverting input of 2nd amplifier | | 8 | 8 | Inverting input of 2nd amplifier | | 9 | 9 | Output of 2nd amplifier | | 10 to 18 | - | Ground; to be connected to pin 4 | #### Circuit description The IC contains two amplifiers featuring a typical open-loop voltage gain of 80 dB at 500 Hz. The input stages are PNP differential amplifiers. This results in a common-mode input voltage range from 0 V to almost the value of $V_{\rm S}$ , and in a maximum input differential voltage of I $V_{\rm S}$ I. To obtain low saturation voltages, the sink transistor (lower transistor) of the push-pull AB output stage is internally bootstrapped. An S0N protective circuit protects the IC against motor short circuits and ground short circuits. An internal overtemperature protection protects the IC against overheating in case of failure due to insufficient cooling or overload. For logic control, a divider potential of approx. $V_{\rm S}/2$ is available at pin 6 (see application circuit 2). This makes the IC particularly suitable for digital circuits, as power driver. ### **Application** **Figure 2** shows a window discriminator operation with the control voltage $V_1$ . The window within which the motor is to stop is set by $R_2$ . Figure 3 shows driving by logic inputs A and B. The motor is controlled according to the following truth table. | Α | В | Output | |---|---|-----------------------------| | L | L | Motor stopped (slowed down) | | L | Н | Motor turns right | | H | L | Motor turns left | | Н | Н | Motor stopped (slowed down) | ### **Application circuits** ### Operated as window discriminator Digital control for input signals applies: $H \ge 0.6 V_S$ $L \le 0.3 V_S$ | Maximum ratings<br>$T_{\text{case}} = -35 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ | | Lower<br>limit B | Upper<br>limit A | | |--------------------------------------------------------------------------------------|-----------------------------------------|------------------|------------------|-----| | Supply voltage | Vs | | 25 | V | | Supply voltage (t ≤ 50 ms) | V <sub>s</sub> | | 36 | V | | Output current | $I_{Q}$ | | 2.5 | A | | Voltage of pins 2, 3, 6, 7, 8 | ν | -0.3 | V <sub>s</sub> | V | | Voltage of pins 1, 9 | V | -0.3 | - | V | | Junction temperature | $T_{i}$ | | 150 | °C | | Storage temperature | V<br>T <sub>j</sub><br>T <sub>stg</sub> | -55 | 125 | °C | | Thermal resistance | | | | | | TLE 4201 S: system-air | $R_{th JA}$ | | 65 | K/W | | system-case | RihJC | ļ | 8 | K/W | | TLE 4201 A: system-air <sup>1)</sup> | RthJA | 1 | 60 | K/W | | system-PC board <sup>1)</sup> | R <sub>th JA1</sub> | | 441) | K/W | | Operating range | | | | | | Supply voltage | V <sub>S</sub> | 3.5 | 17 | V | | Case temperature | Tcase | -35 | 85 | °C | | Voltage gain | Gv | 25 | | d₿ | | (at negative feedback with external components) | • | | | | | Characteristics $V_S = 13 \text{ V}, T_{case} = 25 ^{\circ}\text{C}$ | | Test<br>conditions | Lower<br>limit B | typ | Upper<br>limit A | , | |----------------------------------------------------------------------|-------------------|-------------------------------|------------------|------|------------------|----| | Supply current | $I_{\mathtt{S}}$ | Figure 4: S = 1 | ]<br> | 20 | 30 | mA | | Open-loop voltage gain | $G_{V0}$ | f = 500 Hz | | 80 | | dB | | Input resistance | $R_{\rm I}$ | f= 1 kHz | 1 | 5 | | MΩ | | Saturation voltages, | | Figure 5: S1 | | | | | | source operation | $V_{Q,10}$ | $I_{\rm Q} = 0.3 {\rm A}$ | 1 | 1.0 | 1.1 | V | | | | $I_{\rm Q} = 1.0 \; {\rm A}$ | | 1.2 | 1.6 | V | | sink operation | V <sub>Q 20</sub> | $I_{\rm Q} = -0.3 {\rm A}$ 2 | | 0.35 | 0.5 | V | | | | $I_0 = -1.0 \text{ A}$ 2 | | 0.7 | 1.0 | V | | Rise time of V <sub>Q</sub> | t <sub>r</sub> | Figure 4 and 6 | | 1.5 | | μs | | Fall time of $V_{Q}$ | $t_{\rm f}$ | Figure 4 and 6 | | 1.5 | | μs | | Turn-on delay time | t <sub>on</sub> | Figure 4 and 6 | | 3.0 | | μs | | Turn-off delay time | t <sub>off</sub> | Figure 4 and 6 | | 1.5 | | με | | Input current | | Figure 5 | | | | | | (pins 2, 3, 7, 8) | $I_{ m I}$ | $V_{2,3,7,8}=0$ | | 1.5 | 3.0 | μA | | Input offset voltage | $v_{10}$ | Figure 7 | -20 | | 20 | mV | <sup>1)</sup> see figure 8 # Pulse diagram Figure 6 ## Test and measurement circuit Figure 7 #### Thermal resistance of TLE 4201 A Thermal resistance, junction-air, $R_{th~JA~1}$ (standard) versus side length I of a square copperciad cooling surface (35 $\mu$ m copper plate) $$R_{\mathrm{th\ JA}}$$ $(I-0)=60\ \mathrm{K/W}$ $T_{\mathrm{amb}} \leq 70\ \mathrm{^{\circ}C}$ $P_{\mathrm{V}}=1\ \mathrm{W}$ substrate vertical circult vertical static air Figure 8 ### Preliminary data The Hall-effect IC TLE 4901 is a static contactless switch operated by an alternating magnetic field. The outputs are switched to the conducting state by the south pole of the magnetic field and blocked by its north pole. The IC includes an integrated overvoltage protection against most of the transients occurring in automotive and industrial applications. The IC is particularly intended as rpm sensor or shaft encoder. The IC along with a multiple pole ring magnet is especially suited to high-speed applications: speedometer, pickups, rpm indicators, angle indicators, etc. #### **Features** - Low switching thresholds - High interference immunity - Overvoltage protection - Large temperature range # Pin configurations ### TLE 4901 F Dimensions in mm ## TLE 4901 K # Pin description TLE 4901 F | Pin | Symbol | Function | |-----|----------------|----------------| | 1 | V <sub>s</sub> | Supply voltage | | 2 | GND | Ground | | 3 | Q | Output | TLE 4901 K | ymbol | Function | |---------|------------------------------------| | s<br>ND | Supply voltage<br>Output<br>Ground | | | -<br>S | | 84- | | | | _ | |-----|------|----|--------|---| | Ma | XHII | um | rating | 5 | | $T_{\rm A} = -30 \text{ to } 125 ^{\circ}\text{C}$ | | min | max | | |--------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------|------------------------|---------------------| | Supply voltage Output current Junction temperature Storage temperature | Vs<br>I <sub>Q</sub><br>T <sub>i</sub><br>T <sub>stg</sub> | -1.2<br>-40<br>-40 | 30<br>40<br>150<br>135 | V<br>mA<br>°C<br>°C | | Thermal resistance<br>system-air<br>Flux density<br>Output voltage<br>B < B <sub>OFF</sub> | R <sub>ih SA</sub><br>B<br>V <sub>Q</sub> | - ∞ | 240<br>+ ∞<br>30 | K/W <sup>1)</sup> | | Operating range | | | | | | Supply voltage<br>Output current<br>Ambient temperature | Vs<br>Io<br>Ta | 4.5<br>-30 | 30<br>32<br>130 | V<br>mA<br>°C | #### Characteristics $V_2 = 14 \text{ V}$ : $T_4 = -30 \text{ to } 125 ^{\circ}\text{C}$ | V <sub>S</sub> = 14 V, 7 <sub>A</sub> = -30 to 123 C | | Test conditions | Test<br>circuit | min | typ | max | | |------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------|-----------------|------------|-----|----------|------------------------| | Magnetic flux density <sup>2)</sup> | | | | | | | | | Operate point | B <sub>ON</sub> | $T_A = 0 \text{ to } 70 ^{\circ}\text{C}$<br>$T_A = -30 \text{ to } 100 ^{\circ}\text{C}$ | | | | 20<br>22 | mT <sup>3)</sup><br>mT | | | | $T_A = -30 \text{ to } 125 ^{\circ}\text{C}$ | 2 | | | 25 | mT | | Release point | B <sub>OFF</sub> | T <sub>A</sub> = 0 to 70 °C<br>T <sub>A</sub> = -30 to 100 °C | | -20<br>-22 | | | mT<br>mT | | | | T <sub>A</sub> = -30 to 125 °C | 2 | -25 | | | mT | | Hysteresis TLE 4901F | B <sub>Hy</sub> | , " | 2 | 2 | | 15 | mT | | (B <sub>ON</sub> -B <sub>OFF</sub> ) TLE 4901K | | Į. | | 4 | | 15 | m⊤ | | Output leakage current | $I_{Qlk}$ | $B < B_{OFF}; V_{OH} = 30V$<br>$T_A = 25 ^{\circ}C$ | | | | 10 | μΑ | | Supply current | $I_{\mathbf{S}}$ | B <b<sub>OFF</b<sub> | 1 | | | 13 | mA | | | | B>B <sub>ON</sub> | į | | | 14 | mA | | Output saturation voltage | $V_{\mathrm{Q sat}}$ | $I_{\rm Q} = 10 \mathrm{mA}$ | 2 | | | 0.4 | V | | Rise time | t <sub>LH</sub> | $I_{\rm Q} = 10 \rm mA$ | | | | 1 | μs | | Fall time | t <sub>HL</sub> | $I_{\mathbf{Q}} = 10 \text{ mA}$ | | [ | | 1 | μs | An optimal reliability and life time of the IC are assured as long as the junction temperature does not exceed 125 °C. Though operation of the IC at the given max, junction temperature of 150 °C is possible a continuous operation at this rating could nevertheless impair the reliability of the IC considerably. Thermal resistance of TLE 4901 K depends on type of mounting. The magnetic parameters are specified for a homogenous magnetic field at the sensor center as per fig. 3. <sup>3) 1</sup> mT = 10 G ## Measurement circuits Figure 1 Figure 2 Figure 3 # **Application circuit** For optimum efficiency of the integrated overvoltage protection, it is suggested that a resistance $R_{\rm S}$ of approx. 100 $\Omega$ be provided in the component's power supply to limit the current. Figure 4 ## Pulse diagram Figure 5 ### Preliminary data **Plastic Flat-Pack** The integrated Hall-effect switch TLE 4903 F is a contactless "normally-off" switch operated by a magnetic field. The open collector output is switched to conducting state by the south pole of the magnetic field. The IC is provided with an integrated overvoltage protection against most of the transients occurring in automotive and industrial applications. #### **Features** - Low switching thresholds - High interference immunity - Overvoltage protection - Large temperature range ### Pin configuration Dimensions in mm ### Pin description | Pin | Symbol | Function | |-----|----------------|----------------| | 1 | V <sub>s</sub> | Supply voltage | | 2 | GND | Ground | | 3 | Q | Output | # **Block diagram** | $T_{\rm A} = -30 \text{ to } 125 ^{\circ}\text{C}$ | | min | max | | |----------------------------------------------------|--------------------|------------|-----|------------| | Supply voltage | Vs | -1.2 | 30 | V | | Output current | $I_{Q}$ | | 40 | mA | | Junction temperature<br>< 70 000 h | $T_i$ | <b>-40</b> | 150 | °C | | Storage temperature | T <sub>stg</sub> | -55 | 125 | °C | | Thermal resistance system-air | R <sub>th SA</sub> | | 240 | k/w | | Flux density | В | - ∞ | +∞ | | | Output voltage | $V_{\mathbf{Q}}$ | ļ | 30 | \ <b>V</b> | | Operating range | | | | | | Supply voltage | $v_{\rm s}$ | 4.3 | 30 | l v | | Output current | $I_{Q}$ | | 25 | mA | | Ambient temperature | TA | <b>-30</b> | 125 | °C | ## Characteristics $V_{\rm S} = 14 \text{ V}; T_{\rm A} = -30 \text{ to } 125 \,^{\circ}\text{C}$ | | | Test conditions | Test<br>circuit | min | typ | max | | |-------------------------------------|--------------------|-----------------------------------------------------|-----------------|-----|-----|-----|------------------| | Magnetic flux density <sup>1)</sup> | | | | | | 1 | | | Operate point | Bon | $T_A = 0$ to $70$ °C | | 24 | | 46 | mT <sup>2)</sup> | | | | $T_A = -30 \text{ to } 100 ^{\circ}\text{C}$ | | 18 | | 52 | mT | | | | $T_A = -30 \text{ to } 125 ^{\circ}\text{C}$ | 2 | 17 | | 53 | mT | | Release point | Boff | T <sub>A</sub> = 0 to 70 °C | | 17 | | 31 | mT | | | | T <sub>A</sub> = −30 to 100 °C | | 11 | | 37 | mT | | | | T <sub>A</sub> = −30 to 125 °C | 2 | 10 | | 38 | mT | | Hysteresis | $\mathcal{B}_{Hy}$ | | 2 | 7 | | 15 | mT | | B <sub>ON</sub> -B <sub>OFF</sub> | • | | | | | | | | Output leakage current | $I_{Qlk}$ | $B < B_{OFF}; V_{QH} = 24V$<br>$T_A = 25 ^{\circ}C$ | | | | 10 | μA | | Supply current | $I_{\mathbf{S}}$ | B <b<sub>OFF</b<sub> | 1 | | | 13 | mA | | | | B>B <sub>ON</sub> | 1 | | | 14 | mA | | Output saturation voltage | V <sub>C sat</sub> | $I_0 = 30 \text{ mA}$ | 2 | | | 0.4 | V | | Rise time | t <sub>LH</sub> | $I_{\rm Q} = 10 \rm mA$ | | | | 1 | μs | | Fall time | t <sub>HL</sub> | I <sub>Q</sub> = 10 mA | | | | 1 | μs | Reliability and life time of the IC are assured as long as the junction temperature does not exceed 125 °C. Though operation of the IC at the given max, junction temperature of 150 °C is possible, a continuous operation at this rating could nevertheless impair the reliability of the IC considerably. <sup>1)</sup> The magnetic parameters are specified for a homogenous magnetic field at the sensor center as per fig. 3. <sup>2) 1</sup> mT = 10 G # **Measurement circuits** Figure 1 Figure 2 Figure 3 # **Application circuit** For optimum efficiency of the integrated overvoltage protection, it is suggested that a resistance $R_{\rm S}$ of approx. 100 $\Omega$ be provided in the component's power supply to limit the current. Figure 4 ## Pulse diagram Figure 5 FM Tuner IC TUA 1574 ## Preliminary Data **DIP 18** The TUA 1574 has been designed as monolithic integrated tuner with strictly symmetrical RF parts for use in car radios and home receivers. In addition the IC provides a pre-stage control by means of narrow and wideband information and IF post amplification. ## **Features** - double-balanced mixer - AGC generation - strictly symmetrical RF parts - · Stand-by switch - · decoupled counter output ## Description of function and applications ## **Description of functions:** The TUA 1574 has been designed as a monolithic integrated tuner with strictly symmetrical RF parts for use in car radios and home receivers. In addition the IC rovides a pre-stage control by means of narrow and wideband information and an IF post amplificiation. - double-balanced mixer - AGC generation - strictly symmetrical RF parts - · stand-by switch - · decoupled counter output ### Description of applications: The TUA 1574 is especially suitable for use in car radios and home receivers with pre-stage control and distributed IF selection. ## Description of circuitry: The integrated circuit includes an oscillator with symmetrical input, buffered output and a double balanced mixer for frequency conversion. The resulting IF is post-amplified in a linear IF driver. The AGC stage integrated for pre-stage control generates combined wide and narrowband information. The IC also includes a reference voltage source and a stand-by switch. ## **Maximum Ratings** Exceeded maximum ratings cause irreversible damage to the IC. | Pos. | Maximum rating for ambient temperature $T_{amb} = +25^{\circ}C$ | Symbol | min | max | unit | | |------|-----------------------------------------------------------------|------------------|------------|--------|------|--| | 1 | Supply voltage | V <sub>15</sub> | - 0.3 | + 13.5 | v | | | 2 | Mixer | $V_{16}, V_{17}$ | 1 | + 25 | V | | | 3 | Stand-by switch | V <sub>11</sub> | 0.3 | + 13.5 | V | | | 4 | Reference voltage | V <sub>5</sub> | 0.3<br>0.3 | +7 | ν | | | 5 | Currents: all pins are short-circuit protected against ground. | | | | | | ## **Functional Range** Within the functional range, the IC operates as described; deviations from the characteristic data are possible. | Pos. | functional range | Symbol | min | max | unit | |------|---------------------------------------|-------------------------------------|---------|----------|------| | 1 2 | Supply voltage<br>Ambient temperature | V <sub>15</sub><br>T <sub>amb</sub> | 7<br>25 | 12<br>85 | °° | ## Characteristics The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not stated otherwise, typical characteristics will apply at $t_{amb} = 25^{\circ}\text{C}$ and $V_{\text{S}}$ \*8.5V. | Pos. | Parameter | Symbol | Measurement<br>circuit | Min | Тур | Мах | Unit | |--------|---------------------------------------------------------------------------------------|-----------------|------------------------|-----|------------|-------------------|-------| | 1 | Current Consumption (without mixer) | 115 | | 14 | 23 | 28 | mA | | 2 | Reference voltage | | | | 4.2 | | v | | Mixer | | | | | | | | | 3 | Third order | I <sub>P3</sub> | | | 115 | | dΒ/μV | | 4 | Noise figure | F | | | 11 | | dB | | 5 | Mixer gain | V | | | 14 | | dB | | Oscill | ator | | | | | | | | 6 | DC characteristics | $V_7, V_8$ | | | 1.3 | | V | | 7 | DC characteristics | $U_6$ | | | 2 | | V | | 8 | Interference | $\Delta f$ | | | 2.2 | } | Hz | | 9 | Output signal 75Ω | | | 25 | | MV <sub>eff</sub> | | | 10 | Output signal open | V <sub>9</sub> | | 1 | 110 | mV <sub>eff</sub> | | | 11 | Output impedance | R <sub>9</sub> | | ļ | 2.9 | | kΩ | | Contro | ol voltage generation | • | | | | | | | 12 | Control voltage for prestage | V <sub>18</sub> | 0.5 | | (VP - 0.3) | 0.3 | V | | 13 | Output current<br>$(V_3 = 0 \text{ or } V_{12} = 550V \text{ and } V_{18} = V_{P/2})$ | I <sub>18</sub> | : | | 50 | | μΑ | | 14 | Output current $(V_3 = 2V \text{ and } V_{12} = 1V)$ | 118 | | E | 25 | mA | | | 15 | Narrowband-control threshold when $V_3 = 2V$ ) | V <sub>12</sub> | | | 500 | } | mV | ## Characteristics The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not stated otherwise, typical characteristics will apply at $t_{amb} = 25$ °C and $V_S$ 58.5V. | Pos. | Parameter | Symbol | Measurement circuit | Min | Тур | Max | Unit | |-------|-------------------------------------------------|--------------------|-----------------------|-----|-------|-----|------| | 16 | Wideband control threshold when $V_{12} = 0.7V$ | | V <sub>IHF</sub> EMK2 | | 19 | | mV | | Linea | r IF amplifier | | | | j | | | | 17 | Input DC voltage | V <sub>13,14</sub> | | | 1.2 | | V | | 18 | Output DC voltage | V <sub>10</sub> | | ļ | 3.5 | | v | | 19 | Input resistance | R <sub>I 13</sub> | | | 300 | | Ω | | 20 | Input capacitance | C <sub>I 13</sub> | | | 13 | | pF | | 21 | Output impedance | R <sub>10</sub> | | | 300 | | Ω | | 22 | Output capacitance | C <sub>10</sub> | | | 3 | | pF | | 23 | Voltage gain | G∨ | | | 30 | | dB | | 24 | Noise figure | F | | | 6.5 | | dB | | | at $R_S = 300\Omega$ | | | | | | | | 25 | Reference voltage | V <sub>5</sub> | | | 4.2 | | V | | 26 | Stand-by | V <sub>15</sub> | | | 3.3VS | | V | # **Block diagram** ## Pin functions Pin 1/2: RF input for mixer: low impedance (basic circuitry) input directly to the mixer pair. Pin 3: Input for wideband information: RF signal is present after pre-stage selection. Strong adjacent channel transmitter activates control. Pin 4: Ground: Decoupling should be referenced to this pin. Pin 5: Reference voltage: To be decouple to pin 4. Pin 6/7/8: Oscillator: 3 point oscillator with low levels especially for tuning vector diodes. Pin 9: Decoupled oscillator output: Buffered output specially designed for synthesizer. Pin 10: Output IR driver: Output with 300Ω corresponding to impedance of conventional IF ceramic filters. Pin 11: Stand-by switch: The tuner is activated when this pin is tied to ground. Pin 12: Input for narrowband information: Field strength information of inband signal is forwarded to this pin for use in pre- stage control. Pin 13/14: IF driver input: IF signal is forwarded to mixer via selection. Pin 15: Supply voltage: Pin should be RF decoupled against pin 4. Pin 16/17: Mixer output: Symmetrical open collector output. Pin 18: Coutput: Output can be used as current output (pin diodes) or as voltage output (for bipolar and/or field effect transistors. # **Application circuit** TV Tuner IC TUA 2000-4 **DIP 16** The TUA 2000-4 is a monolithically integrated circuit and suitable as a tuner for the VHF range up to 400 MHz, e.g. for TV tuners. #### RF section - Few external components - Stable oscillator frequency and amplitude with very low interference radiation - Optimal rejection of oscillator and input frequencies at the IF output due to a decoupled active ring mixer circuit - High interference voltage resistance - High-impedance mixer input, for symmetrical and asymmetrical connections - IF post-amplifier for the UHF IF signal ## IF section - Optimal cross-talk rejection - Large signal-modulation range - Low noise figure with wide minimum over large load-impedance range # Maximum ratings | Supply voltage range $V_3 \le V_8$ | v <sub>s</sub> | -0.3 to 16.5 | V | |-------------------------------------------------------------------|------------------------------------|-----------------|---------| | Reference voltage | V <sub>3</sub> | -0.3 to 8.3 | v | | $V_{\rm S} \ge V_{\rm 3}$<br>Voltage at pin 1, 2 | V <sub>1, 2</sub> | -0.3 to 16.5 | v | | $V_3 \le V_{1,2}$ Voltage at pin 8, 9 | $V_{8,9}$ | -0.3 to 16.5 | v | | V <sub>3</sub> ≤V <sub>8,9</sub><br>Voltage at pin 14 | V <sub>14</sub> | -0.3 to 16.5 | V | | V <sub>14</sub> ≤ V <sub>S</sub> | | | | | AC voltage at pin 4, 5, 6, 11, 12, 13, 15<br>Junction temperature | V <sub>rms</sub><br>7 <sub>j</sub> | 0 to 0.5<br>150 | °C<br>V | | Storage temperature range | $\mathcal{T}_{\mathtt{stg}}$ | -40 to 125 | °C | | Thermal resistance (system-air) | R <sub>th SA</sub> | 80 | K/W | Only the specified external circuitry may be applied to pins 4, 5, 6, 11, 12, 13, 15. # Operating range | Supply voltage | $V_{\rm S}$ | 9 to 15 | V | |-----------------------------------------|---------------------------|------------|-----| | Reference voltage | $V_3$ | 7.2 to 8.2 | V | | Input frequency - mixer section | f <sub>M 12/13</sub> | 10 to 400 | MHz | | Input frequency of the UHF IF amplifier | f <sub>UHF 11</sub> | 10 to 400 | MHz | | Input frequency of the SAW amplifier | f <sub>1F 15</sub> | 10 to 400 | MHz | | Oscillator amplifier | fosc 4, 5 | 10 to 400 | MHz | | depending on the oscillator | | | ļ | | circuitry at pin 4, 5 | | | | | Voltage at pin 1, 2, 8, 9 | V <sub>1, 2, 9, 9</sub> | 9 to 15 | V | | Output frequency of the mixer/UHF | f <sub>IF M/UHF 8/9</sub> | 10 to 400 | MHz | | Output frequency of the SAW amplifier | f <sub>IF 1, 2</sub> | 10 to 400 | MHz | | Ambient temperature | $T_{A}$ | 0 to 70 | °C | | Cha | | i | -+:~~ | |------|--------|---|-------| | Ulla | II aci | | いいしつ | | Characteristics | | | | | | |-----------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|----------------|-----| | $V_{\rm S} = 12 \text{ V}; V_{\rm 3} = 7.5 \text{ V}; T_{\rm A} = 25 ^{\circ}\text{C}$ | | min | typ | max | | | Total current consumption | I <sub>10, 1, 2, 8, 9, 3</sub> | ! | | | | | $I_{14} = 0$ ; $V_3 = 7.2 \text{ V}$ ; $V_8 = 9 \text{ V}$ | | 37 | 49 | 60 | mA | | $I_{14} = 0$ ; $V_{S} = 12 \text{ V}$ | _ | 40 | 52 | 64 | mA. | | Current consumption at pin 3 | $I_3$ | 14 | 19 | 25 | mA | | $I_{14} = 0$ | | Ì | | 100 | | | Output characteristic | $\Delta I_{8,9}$ | | | 100 | μΑ | | $V_{8,9} = 9-15 \text{ V}; V_3 = 7.8 \text{ V}$ | 4.7 | | | | | | Output characteristic | $\Delta I_{1,2}$ | | | 200 | μA | | $V_{1,2} = 9-15 \text{ V}; V_3 = 7.8 \text{ V}$ | | 1 - | | ., | V | | UHF switching voltage | V <sub>14 UHF</sub> | 7 | | V <sub>s</sub> | V | | $V_{I(u)} = -25 \text{ dBm}$ | | | | 1 | | | $V_{Q} \ge -5 \text{ dBm}; f_{IF} = 36.15 \text{ MHz}$ | 17 | | | | ., | | VHF switching voltage | $V_{14 \text{ VHF}}$ | 0 | | 3 | V | | $V_{1(u)} = -25 \text{ dBm}$ | | | | 1 | | | $V_Q \le -30 \text{ dBm}$ ; $f_{\parallel F} = 36.15 \text{ MHz}$ | _ | 25 | 27 | 29 | dB | | Mixer gain | G <sub>60</sub> | 25 | 21 | 29 | ub | | Bd I; $V_{1(RF)} = -40 \text{ dBm}$ ;<br>$f_{RF} = 60 \text{ MHz}$ ; $f_{IF} = 36.15 \text{ MHz}$ ; | | | | 1 | | | | | | 1 | | | | $R_{G12/13} = 100 \Omega$ ;<br>refer to response characteristic page 750 | | | | | | | | G <sub>220</sub> | 25 | 27 | 29 | dB | | Mixer gain Bd III; V <sub>I (BF)</sub> = -40 dBm; | G <sub>220</sub> | 20 | 21 | 29 | ub | | $f_{\rm IF} = 36.15 \text{MHz}; R_{\rm G.12/13} = 100 \Omega;$ | | | | | | | refer to response characteristic page 751 | | | | 1 | | | Mixer noise | NFen | | | 13 | dB | | Bd I, white noise | , w, 60 | | | 13 | 4.5 | | $R_{6,12/13} = 100 \Omega$ ; refer to response characteristic | nage 750 | | | | | | Mixer noise | NF <sub>220</sub> | | | 14 | dB | | Bd III: white noise | 147 220 | | | '- | u.c | | $R_{G,12/13} = 100 \Omega$ ; refer to response characteristic | page 751 | | | | | | Gain UHF input | V <sub>UHF</sub> | 31 | 33 | 35 | dB | | $V_{1(u)} = -40 \text{ dBm}; V_{14} = V_{S} = 12 \text{ V}$ | ·UHF | " | 55 | ] 00 | | | $f_{\text{REI}} = f_{\text{IF}} = 36.15 \text{ MHz};$ | | | | | | | $R_{G,11} = 200 \Omega$ ; refer to response characteristic pa | age 751 | | | | | | Noise figure UHF input | NF <sub>UHF</sub> | | | 7 | dB | | $V_{14} = V_{8} = 12 \text{ V}$ ; white noise | On | | İ | | 1 | | $R_{\rm G,11} = 200 \ \Omega$ ; refer to response characteristic pa | ige 751 | | | | | | Oscillator turn-on drift | fosc | -10 | | -250 | kHz | | $V_{\rm D} = 28 \text{ V; } t = 0 - 500 \text{ ms;}$ | 000 | | | | | | Bd II; $f_{OSC} = 216 \text{ MHz}$ | | | | | 1 | | Oscillator turn-on drift | fosc | -10 | | -450 | kHz | | $V_D = 28 \text{ V}$ ; t = 0-10 s; | -00 | | | | | | Bd II; $t_{OSC} = 216 \text{ MHz}$ | | 1 | Ì | ì | ł | | | | | | | | | | | min | typ | max | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----|------------------------------------------|-----|----------------------------------------| | Additional application data | | | | | | | Differential input resistance <sup>1)</sup> Differential input capacitance <sup>1)</sup> IF input resistance <sup>1)</sup> IF input capacitance <sup>1)</sup> UHF input capacitance <sup>1)</sup> UHF input capacitance <sup>1)</sup> UHF input capacitance <sup>1)</sup> Interference voltage resistance Bd 1 <sup>2)</sup> $m_N = 1\%$ ; $m_{\text{int}} = 80\%$ ; $f_{\text{int}} = f_N \pm 15 \text{ MHz}$ $f_{\text{mod}} = 1 \text{ kHz}$ ; $f_N = 65 \text{ MHz}$ refer to response characteristic | R12/13<br>C12/13<br>R15<br>C15<br>R11<br>C11<br>Vint (EMF/2) rms | | 3<br>2.7<br>2<br>3.9<br>2.2<br>3.4<br>38 | | kΩ<br>pF<br>kΩ<br>pF<br>kΩ<br>pF<br>mV | | Interference voltage resistance Bd $\parallel^2$ ) $m_N = 1\%$ ; $m_{\rm int} = 80\%$ ; $f_{\rm int} = f_N \pm 15 \text{ MHz}$ $f_{\rm mod} = 1 \text{ kHz}$ ; $f_N = 220 \text{ MHz}$ refer to response characteristic | V <sub>int (EMF/2) rms</sub> | | 30 | | m∨ | ## Note on characteristics Due to quasi no-load of the transformer output and 2x50 $\Omega$ source impedance, the interference voltage at pins 12/13 is calculated by $$V_{\text{int 12/13}} \approx V_{\text{int (source/2)}} \times 2 \times \sqrt{2}$$ <sup>1)</sup> Measured S parameter values converted to Y parameters <sup>2)</sup> See: Measurement configuration to measure cross modulation ## Circuit description The TUA 2000-4 contains a symmetrical mixer input, as well as a multiplicative mixer. The oscillator amplitude is regulated. All oscillator operating currents and voltages are stabilized, so that the oscillator's amplitude and frequency are largely independent of temperature and operating voltage changes. The IF amplifier has been provided with a high impedance input. The output has two open collector connections. During UHF operation, oscillator and mixer are switched off and the UHF IF input coupling stage is activated. #### RF section - Few external components - Stable oscillator frequency and amplitude with very low interference radiation. - Optimal rejection of oscillator and input frequencies at the IF output due to a decoupled active ring mixer circuit - High interference voltage resistance - High-impedance mixer input, for symmetrical and asymmetrical connections - IF post-amplifier for the UHF IF signal #### IF section - Optimal cross-talk rejection - Large signal-modulation range - Low noise figure with wide minimum over large load-impedance range # Plug-in location plan PCB layout of test and measurement circuit 1 # **Block diagram** # Pin description | Pin | | Function | |-----|---|---------------------------------------------------------------------------------------| | 1 | , | "Open collector" output of the IF SAW driver | | 2 | | "Open collector" output of the IF SAW driver | | 3 | | Input for external reference voltage | | 4 | : | Low-ohmic collector output to the high reference point of a parallel resonant circuit | | 5 | ! | High-ohmic base input to the high reference point of a parallel resonant circuit | | 6 | : | Oscillator signal output for counter connection | | 7 | | GND . | | 8 | | "Open collector" output of the mixer | | 9 | | "Open collector" output of the mixer | | 10 | | Supply voltage | | 11 | | Asymmetrical IF signal input for the UHF IF signal | | 12 | | Mixer high-impedance differential input | | 13 | | Mixer high-impedance differential input | | 14 | | Switching voltage input for the VHF-UHF switch selection | | 15 | ÷ | Asymmetrical signal input of the IF SAW amplifier | | 16 | | GND | ## Test and measurement circuit 1 ## Notes on test and measurement circuit 1 ## Response of passband curve for operation in VHF band I $f_{RF} = 60 \text{ MHz} \pm 10 \text{ MHz}$ ; $V_{14} = 0 \text{ V}$ ; $V_{1(REF)} = -40 \text{ dBm}$ ; ref. level = -10 dBm gain test point $f_{RF} = 60 \text{ MHz}$ ; $f_{IF} = 36.15 \text{ MHz}$ RES BW 300kHz VBW 3MHz SPAN 20,00 MHz SWP 75 s ## Explanations to diagrams 2 dB/div = 2 dB/division of Y axis Center 36.15 MHz = center frequency of display at IF = 36.15 MHz RES BW 300 kHz = resolution bandwidth of spectrum analyzer is 300 kHz in its IF section VBW 3 MHz = video bandwidth in IF section of spectrum analyzer is 3 MHz SPAN 20.00 MHz = overall display range of diagram is 20 MHz, i.e. 2 MHz/division on X axis SWP 75 = sweep time on X axis is 75 s Ref. level = reference level is top horizontal line of diagram ## Notes on test and measurement circuit 1 ## Response of passband curve for operation in VHF band III $f_{\rm RF}$ = 220 MHz $\pm$ 10 MHz; $V_{14}$ = 0 V; $V_{\rm I\,(RF)}$ = -40 dBm; ref. level = -10 dBm gain test point $t_{RF} = 220 \text{ MHz}$ ; $t_{|F} = 36.15 \text{ MHz}$ SPAN 20,00 MHz ## Response of passband curve for operation in VHF IF position $f_{\rm RFU} = 36.15 \text{ MHz} \pm 10 \text{ MHz}; V_{14} = 12 \text{ V}; V_{\rm L(RF)} = -40 \text{ dBm}; \text{ ref. level} = 0 \text{ dBm}$ gain test point $f_{RELI} = f_{IF} = 36.15 \text{ MHz}$ RES BW 300 kHz VBW 3MHz SPAN 20,00MHz SWP 75 s \* . 77 ## Notes on test and measurement circuit 1 Between pin 4 – C18 – D1 – D2 – C19 – pin 5 ensure minimal lead inductance for the suppression of parasitic series resonance outside the oscillator's useful band. Transformer Tr 1: $$C = 0^{\circ}; R_{gC} = 50 \Omega$$ $D = 180^{\circ}; R_{gD} = 50 \Omega$ Attenuator: X1 = 6 dB Transformer Tr 2: $50/200~\Omega$ unbalanced 3 turns bifilar on core material B62152-A7-X1 Bd I 58 to 85 MHz Bd II 110 to 216 MHz Bd III 200 to 400 MHz | | 1 | H | III | |----------|-------|-------|-------| | Band I | -12 V | Х | х | | Band II | -12 V | +12 V | х | | Band III | -12 V | +12 V | +12 V | ## Notes on test and measurement circuit 1 #### Part list | Resistors: | Diodes: | IC: | |----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | $R_1 - 10 \Omega$<br>$R_2 - 47 k\Omega$<br>$R_3 - 47 k\Omega$<br>$R_4 - 10 k\Omega$<br>$R_5 - 2.2 k\Omega$<br>$R_6 - 100 k\Omega$<br>$R_7 - 100 k\Omega$ | D1 — BB 505 G<br>D2 — BB 609<br>D3 — BB 609<br>D4 — BA 282<br>D5 — BA 282<br>D6 — BZX 97 C 75 V | TUA 2000-4 | | $R_8 - 100 \text{ k}\Omega$<br>$R_9 - 400 \Omega$ | Coils; | | | $R_{11} - 2.2 \text{ k}\Omega$ Capacitors: | L <sub>3</sub> -5 turns; core Ø 4 i | mm; wire Ø 0.5 mm; CuL<br>mm; wire Ø 0.5 mm; CuL<br>mm; wire Ø 0.5 mm; CuL<br>ls | | Capac | itors | <b>:</b> | | $L_3 = 9$ turns; core Ø 4 mm; wire Ø 0.5 mm; CuL $L_1$ , $L_2$ , $L_3 = air$ -core coils | |-------------------|-------|----------|----------------|------------------------------------------------------------------------------------------| | C, - | 1 | nF | Chip capacitor | $L_4 = 2.5$ turns; CuLs wire Ø 0.25 mm | | C <sub>2</sub> - | 15 | pF | STYROFLEX | $L_8 - 2*6$ turns; CuLs wire Ø 0.25 mm | | C <sub>3</sub> - | 1 | nF | STYROFLEX | $L_7 = 15 \text{ turns}$ ; CuLs wire Ø 0.25 mm | | C4 - | 10 | рF | STYROFLEX | $L_5 = 2*4.5 \text{ turns}$ ; CuLs wire 0.25 mm | | C <sub>5</sub> — | 47 | рF | STYROFLEX | $L_6 = 3$ turns; CuLs wire Ø 0.25 mm | | C <sub>6</sub> - | 1 | nF | Chip capacitor | Coil formers of $L_4/L_8$ , $L_7$ , $L_5/L_6$ | | C <sub>7</sub> - | 1 | nF | Chip capacitor | Vogt filter set 10*12 | | C <sub>8</sub> - | 1 | nF | Chip capacitor | 5140500000 | | C <sub>9</sub> - | 1 | nF | Chip capacitor | Catalog p. 41-8 | | C <sub>10</sub> - | 10 | nF | Chip capacitor | | | C11 - | 82 | рF | Chip capacitor | Chokes: | | C <sub>12</sub> - | 2.2 | 2 pF | Chip capacitor | | | C | 1 | nF | Chip capacitor | Ch →10 μH | C<sub>14</sub> - 1 nF Chip capacitor C<sub>15</sub> - 1 nF Chip capacitor $C_{16} - 150$ pF Chip capacitor (Trapezoidal cap.) $C_{17} - 27$ pF Chip capacitor (Chip capacitor) C<sub>18</sub> - 6.8 pF Chip capacitor (Chip capacitor) C<sub>19</sub> - 33 pF Chip capacitor (Chip capacitor) $C_{19} = 33$ pr Chip capacitor (Chip $C_{20} = 1$ nF Chip capacitor C<sub>21</sub> - 10 nF Chip capacitor Please note that the chip capacitors may be damaged if the board is subjected to mechanical stress; thus overall functioning can no longer be guaranteed. During the operating mode the PC board is adjusted without the socket. When the socket is inserted in the socket connector, the parameters for the oscillator frequency and amplitude as well as gain and noise will change. ## Test and measurement circuit 2 For the determination of the input admittance values of pins 11, 12, 13, 15 Application circuit 2 # Test and measurement circuit 3 Measurement configuration to measure cross modulation ## Interference voltage for 1% cross modulation $V_{\rm int} = EMF/2; m_{\rm int} = 80\%$ Bd I Bd III 898 # Television Tuner for Frequency Ranges up to 700 MHz Preliminary data DIP 16 The TUA 2005 has been designed as monolithically integrated circuit suitable as TV tuner for a CATV frequency range extended to 700 MHz. #### RF section - Few external components - Frequency and amplitude-stable oscillator - Optimal suppression of oscillator and input frequency at IF output - High resistance to interference voltages - High-impedance symmetrical mixer input - IF post-amplifier for UHF IF signal - Symmetrical mixer output - Low-noise, internal reference voltage ## IF SAW driver section - Optimal cross-talk rejection - High-impedance, asymmetrical input with high signal modulation capability - Low-impedance symmetrical output for driving SAW filters ## Circuit description #### RF section The integrated circuit includes a symmetrical high-impedance, low-noise mixer input and a multiplicative mixer. The amplitude of the oscillator is controlled for maintaining suitable resonant circuit voltages of the oscillator circuit. All operating currents and voltages of the oscillator are internally stabilized. The amplitude and the frequency of the oscillator are therefore largely independent of changes in temperature or operating voltages. During UHF operation the oscillator and the mixer are disabled and the asymmetrical, low-noise UHF IF coupling stage is activated. ## IF SAW driver section The IF SAW driver includes a high-impedance, asymmetrical input. The low-impedance symmetrical output of the IF SAW driver has two open collectors. The basic volume and the output resistance can be further reduced by an ohmic symmetrical load resistor. When the operating voltage is not connected to the collectors, the current consumption of the IF SAW driver section is zero. The signal modulation capability of the IC depends on the connected supply voltage. # Maximum ratings | | | min | max | | Remarks | |---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------|-------------|---------------------------------------------| | Supply voltage | $V_{S}$ | 0.3 | 14 | V | | | Current from pin 15 | -I <sub>15</sub> | 0 | 2 | mA | | | Voltage at pin 1<br>Voltage at pin 2<br>Voltage at pin 8<br>Voltage at pin 9<br>Voltage at pin 10 | V <sub>1</sub><br>V <sub>2</sub><br>V <sub>8</sub><br>V <sub>9</sub><br>V <sub>10</sub> | -0.3<br>-0.3<br>V <sub>14</sub><br>V <sub>14</sub><br>-0.3 | Vs<br>Vs<br>Vs<br>Vs<br>Vs | V<br>V<br>V | $V_{\rm S} = 10 \text{ to } 13.5 \text{ V}$ | | Capacitance at pin 15<br>Capacitance at pin 7 | C <sub>15</sub><br>C <sub>3</sub> | 0 | 100 | nF<br>μF | | Only the specified external components can be connected to pins 4, 5, 6, 11, 12, 13, 16. | Junction temperature<br>Storage temperature range | $T_{i}$ $T_{stg}$ | <b>-40</b> | 150<br>125 | ့င<br>လူ | | |---------------------------------------------------|-------------------|------------|------------|----------|--| | Thermal resistance (system-air) | $R_{thSA}$ | | 80 | K/W | | ## Operating range | Supply voltage | V <sub>S</sub> | 10 | 13.5 | V | |---------------------------|------------------|-----------------|------------------|-----| | Mixer input frequency | f <sub>M</sub> | 20 | 650 | MHz | | UHF IF input frequency | f <sub>uhe</sub> | 20 | 650 | MHz | | Mixer IF output frequency | f <sub>MIF</sub> | 20 | 650 | MHz | | Oscillator frequency | fosc | 20 | 700 | MHz | | Voltage at pin 8, 9 | V <sub>8.9</sub> | V <sub>14</sub> | l V <sub>S</sub> | V | | Voltage at pin 1, 2 | V <sub>1,2</sub> | 5 | V <sub>S</sub> | V | | Ambient temperature | TA | 0 | 70 | °C | Characteristics $V_s = 12 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ | $V_{\rm S} = 12 \text{ V}, T_{\rm A} = 25 ^{\circ}\text{C}$ | | | | | | | | |-------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|----------------|--------| | | | Test conditions | Test<br>circuit | min | typ | max | | | RF section | | | | | | | | | Current consumption | $I_{14}$ | $I_{15} = 0 \text{ mA}; V_{10} = V_{S}$ | 1 | 18 | 28 | 37 | mA | | Reference voltage | V <sub>15</sub> | 0 ≤ I <sub>15</sub> ≤ 1 mA | 1 | 7.5 | 8 | 8.5 | V | | Oscillator frequency range | fosc | ext. circuitry tuned<br>to frequency | | 48 | | 700 | MHz | | Turn-on start-up drift | Δfosc | TC value of cap. in osc. circuit is 0; drift is only referenced to self-heating of component. t = 0.5 to 10 s channel S20 | 1 | 0 | -100 | -500 | kHz | | Frequency drift<br>versus V <sub>S</sub> | -∆f <sub>OSC</sub> | <i>V</i> <sub>S</sub> = 10 to 13.5 V<br>S20 | 1 | -250 | | 250 | kHz | | UHF switching voltage | V <sub>10</sub> | $V_{1(U)} = -25 \text{ dBm};$<br>$V_{Q} \ge -5 \text{ dBm};$ | 1 | 7 | | V <sub>s</sub> | V | | VHF switching voltage | V <sub>10</sub> | $V_{I(U)} = -25 \text{ dBm};$<br>$V_{Q} \le -30 \text{ dBm};$ | 1 | 0 | | 3 | V | | Output impedance | $Z_8; Z_9$ | static | 7 | 10 | | | kΩ | | Output capacitance | $C_8 = C_9$ | | 6 | 0.5 | 1 | 2.0 | рF | | RF output phase | α <sub>8.9</sub> | | | 140 | 180 | 220 | degree | | Mixer gain | $G_3$ | channel 3; $R_{\rm G}$ = 100 $\Omega$ | 1 | 25 | 27 | 29 | dB | | Mixer gain | | channel 9; $R_{\rm G}$ = 100 Ω $t$ = 294 25 MHz | | | | | | | Mixer gain | G <sub>S20</sub> | channel S20; $R_{\rm G} = 100 \Omega$<br>f = 294.25 MHz | 1 | 25 | 27 | 29 | dB | | Mixer gain | G <sub>21</sub><br>Wt21 | channel Wt21; $R_G$ =100 $\Omega$<br>f = 421.25 MHz | 1 | 25 | 27 | 29 | dB | | UHF IF gain | UHF | $R_{\rm G}$ =200 $\Omega$ ; $t_{\rm IF}$ =36.5 MHz | 1 | 31 | 33 | 35 | dB | | Mixer noise figure | NF <sub>9</sub> | channel 9; $R_G = 100 Ω$<br>f = 203.25 MHz | | | | <u>I</u> | | | Mixer noise figure | NF <sub>3</sub> | channel 3; $R_{\rm G}$ = 100 $\Omega$ | 1 | | | 8 | dВ | | Mixer noise figure | NF <sub>S20</sub> | channel S20; $R_G = 100 \Omega$ | 1 | | | 10 | dB | | Mixer noise figure | NF <sub>21</sub> | channel 21; $R_G = 100 \Omega$ | 1 | | | 14 | dB | | UHF IF noise figure | NF <sub>UHF</sub> | $R_{\rm G} = 200 \ \Omega$ | 1 | | | 7 | dB | | Oscillator output<br>signal for PLL or<br>frequency divider | <i>V</i> <sub>6</sub> | $R_{\rm L} = 200 \ \Omega$ ; channel 3 S20 | 1 | -27 | | -17 | dBm | | Cha | iraci | teris | tics | |-----|-------|-------|------| | $V_{\rm S} = 12 \text{ V}, T_{\rm A} = 25 ^{\circ}\text{C}$ | | | | | | | | |-------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|----| | .g .= ., ., | | Test conditions | Test<br>circuit | min | typ | max | | | SAW IF driver | | | | | | | | | Current consumption | $I_1 + I_2$ | V <sub>S</sub> = 12 V | | 17 | 22 | 28 | mΑ | | Input impedance | Z <sub>16</sub> | S-parameter<br>measurement | 2 | | 3 | | kΩ | | Input capacitance | C <sub>16</sub> | S-parameter<br>measurement | 2 | | 1.5 | | ρF | | Symmetrical output resistance | Z <sub>1/2</sub> | S-parameter<br>measurement | 5 | 50 | 100 | 200 | Ω | | Linearity<br>(permissible input signal) | V <sub>16</sub> | $m_{\rm s}=80\%$ ; $f_{\rm S}=36.5{\rm MHz}$ total harmonic distortion of output signal $V_{\rm G}$ is $THD=1\%$ | 3 | | 250 | | mV | | Noise figure | NF | $R_{\rm G} = 200 \ \Omega$ | 4 | | 10 | | ďΒ | | Gain | G | $R_{\rm L} = R_{\rm G} = 50 \ \Omega$ | 3 | | -16 | | dΒ | # Block diagram # Pin description | Pin | Function | |-----|------------------------------------------------------------------------------| | 1 | Low-impedance symmetrical output of SAW driver | | 2 | Low-impedance symmetrical output of SAW driver anti-phased to pin 1 | | 3 | GND | | 4 | High-impedance input of oscillator amplifier | | 5 | Low-impedance output of oscillator amplifier | | 6 | Oscillator signal output for PLL systems with possible open collector output | | 7 | Blocking capacitor for controlling oscillator amplitude | | 8 | Symmetrical mixer output | | 9 | Symmetrical mixer output anti-phased to pin 8 | | 10 | Switching voltage input for VHF/UHF switch-over | | 11 | High-impedance asymmetrical RF input for UHF IF signal | | 12 | High-impedance symmetrical RF input of VHF mixer | | 13 | High-impedance symmetrical RF input of VHF mixer, anti-phased to pin 12 | | 14 | Supply voltage | | 15 | Blocking point of internal reference voltage | | 16 | High-impedance asymmetrical IF input of SAW driver | #### Measurement circuit 2 The input reflection factor $S_{16}$ is measured at 36.5 MHz for computing the parallel equivalent circuit. #### Measurement circuit 4 The 4-pole matrix $S_{81}$ , $S_{82}$ , $S_{91}$ , $S_{92}$ is measured at 100 MHz for computing the output capacitance. ### Measurement of static output impedance **DIP 16** IC for driving 16 light emitting diodes. Depending on the input voltage, the individual LEDs are driven within one row in form of a light spot. The UAA 170 provides a linear relation between control voltage and the driven LED. By using an appropriate circuitry, the brightness of the LEDs can be varied and the crossing over of the light spot can be set between "smooth" and "abrupt". By connecting two ICs in parallel, up to 30 LEDs can be driven. #### Maximum ratings | Supply voltage Input voltages Load current Junction temperature Storage temperature range | V <sub>S</sub> | 18 | V | |-------------------------------------------------------------------------------------------|-----------------------------------------------------|------------|-----| | | V <sub>11</sub> , V <sub>12</sub> , V <sub>13</sub> | 6 | V | | | I <sub>14</sub> | 5 | mA | | | I <sub>j</sub> | 150 | °C | | | T <sub>stg</sub> | -40 to 125 | °C | | Thermal resistance (system-air) | R <sub>th SA</sub> | 90 | K/W | | Operating range | | | | | Supply voltage range (LED red)1) Ambient temperature range | V <sub>S</sub> | 11 to 18 | °C | | | T <sub>amb</sub> | -25 to 85 | V | The lower limit only applies to a forward voltage of the LEDs of approx. 1.5 V (red LEDs); the lower limit increases with higher forward voltage # Characteristics ( $V_{\rm S} = 12 \text{ V}; T_{\rm amb} = 25 \,^{\circ}\text{C}$ ) | | | min | typ | max | | |-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------|-----|------------|---------------------------------------| | Current consumption ( $I_{14}=0$ ; $I_{16}=0$ )<br>Control input current<br>Reference input current | I <sub>S</sub><br>I <sub>11</sub><br>I <sub>12</sub> , I <sub>13</sub> | 2<br>-2<br>-2 | 4 | 10 | mA<br>μΑ<br>μΑ | | Voltage difference<br>Voltage difference for | $\Delta V_{12/13}$ | 1.4 | | 6 | v | | smooth light transition Voltage difference for | $\Delta V_{12/13}$ | 1.4 | | | v | | abrupt light transition | $\Delta V_{12/13}$ | 4 | | | V | | Voltage difference | $\Delta V_{12/13}$ | 4 | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | Stabilized voltage $I_{14} = 300 \mu\text{A}$ | V <sub>14</sub> | 4.5 | 5 | 6 | V | | $I_{14} = 5 \text{ mA}$ | V <sub>14</sub> | 4.5 | | | V | | Reference input voltage | V <sub>refmax</sub> | 1.4 | | 6 | y | | Tolerance of forward voltages of | V <sub>retmin</sub><br>⊿V <sub>D</sub> | 0 | | 4.6<br>0.5 | V | | LEDs, mutually | πAD | | | 0.5 | * | | Output current for LEDs | $\Sigma I_{D}$ | | 25 | | mA | #### **Test circuit** #### Scale display with light emitting diodes Scale displays by means of a wandering light spot are particularly suitable for indicating approximate values. Applications of this kind are level sensors, VU-meters, tachometers, radio scales etc. When applying the displays in measuring equipment, multicolored light emitting diodes can be used as range limitation. Ring scales are obtained by a circular arrangement of the diodes. The IC UAA 170 has especially been developed for driving a scale of 16 LEDs. The input voltages at pins 11, 12 and 13 are freely selectable between 0 and 6 V. Any kind of adjustment becomes possible by suitable voltage drivers. The DC value $V_{\rm control}$ is always assigned to a certain spot of the diode chain. The voltage difference between pins 12 and 13 thereby corresponds to the possible indication range. $\Delta V_{12/13}$ defines at the same time the light transition between two diodes. With $\Delta V_{12/13}$ approx. 1.4 V, the light point glides smoothly along the scale. With increasing voltage difference, the passage becomes more abrupt. With $\Delta V_{12/13}$ approx. 4 V, the light point jumps from diode to diode. Input voltages beyond the selected indication range cause the diodes D1 or D16 respectively, to light up, identifying only that the range has been exceeded. #### Block diagram #### Indication for smooth transition UAA 170 #### Indication for abrupt transition UAA 170 #### **Brightness control** Pins 14, 15, and 16 serve to determine the diode current. Corresponding to the desired light intensity, the forward current of the diodes is linearly variable in the range $I_{\rm f}$ approx. 0 to 50 mA. The resistance at pin 15 defines the adjusting range. The resistances between pin 14 and 16 determine the current. With the aid of a phototransistor, such as BP 101, the light intensity of the LEDs can be adjusted to the light fluctuations of the environment. # Diode current versus base emitter resistance $V_S = 12 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ; $V_{14} = 5.4 \text{ V}$ ; red LEDs ## Operation of less than 16 LEDs #### Control of 9 LEDs #### Control of 11 LEDs #### Application circuit for the control of 30 LEDs with 2 x UAA 170 Range of control voltage $V_{control} = 0$ to 5 V Voltage difference $V_{12/13} = 2 \times 1.2 \text{ V} = 2.4 \text{ V}$ Since the diodes D16 or D17 are permanently lit when the maximum or minimum voltages $V_{13}$ or $V_{12}$ adjusted by $R_3$ , $R_4$ , $R_5$ , are exceeded or fall short the diodes should be covered, if necessary. The figure shows an expansion of the circuit to 30 diodes with 2 ICs UAA 170. The diodes D16 or D17 light permanently, when the reciprocal absolute ratings are exceeded. They should be covered. The reference voltage $\Delta V_{12/13} = 2 \times 1.2 = 2.4$ V is derived from a stabilized dc voltage of typ. 5 V available at pin 14. A resistance of 6.2 k $\Omega$ provides an overlapping of the ranges in order to ensure a smooth transition from D15 to D18. The control voltage $V_{\text{control}}$ is forwarded in a parallel mode to pins 11 via a divider $R_1:R_2$ . The voltage divider is to be dimensioned according to the desired input voltage. With a divider current of $I=100~\mu\text{A}$ and a control voltage of $V_{\text{control}}=10$ V, the following is valid: $$R_2 = \frac{\Delta V_{12/13}}{I} = \frac{2.4}{0.1} = 24 \text{ k}\Omega \text{ and}$$ $$R_1 = \frac{V_{\text{control}} - \Delta V_{12/13}}{I} = \frac{7.6}{0.1} = 76 \text{ k}\Omega$$ The nearest standard value is $R_1 = 75 \text{ k}\Omega$ . The voltage difference for switching an incremental step is then $\Delta V_{\text{control}} = -\frac{10 \text{ V}}{30} = 0.16 \text{ V}$ . **DIP 18** Integrated circuit for driving 12 light emitting diodes. Corresponding to the input voltage the LEDs forming a light band are controlled similar to a thermometer scale. By using an appropriate circuitry the brightness of the LEDs can be varied and the light passage between two adjacent LEDs can be arranged between "smooth" and "abrupt". ## Maximum ratings | Supply voltage | $v_{s}$ | 18 | V | |---------------------------------|------------------------|------------|-----| | Input voltage | $V_3$ | 6 | l v | | | V <sub>16</sub> | 6 | V | | | <u>V</u> <sub>17</sub> | 6 | V | | Storage temperature range | $T_{ m stg}$ | -40 to 125 | °C | | Junction temperature | $\tau_{\rm i}$ | 150 | °C | | Thermal resistance (system-air) | R <sub>th SA</sub> | 78 | k/W | | Operating range | | | | | Supply voltage range | V <sub>s</sub> | 10 to 18 | l V | | Ambient temperature range | T <sub>emb</sub> | -25 to 85 | ℃ | # Characteristics ( $V_S = 12 \text{ V}, T_{amb} = 25 \text{ °C}$ ) | | | min | typ | max | | |---------------------------------------------------------|--------------------|-----|-----|-----|-----| | Current consumption ( $I_2 = 0$ ) (without LED current) | . I <sub>18</sub> | | 5.5 | 8.2 | mA | | Input currents | $I_3$ | | 0.3 | 1 | μА | | $(\dot{V_3} - V_{16} < 2 \text{ V})$ | | | 0.3 | 1 | μА | | | $I_{16} \ I_{17}$ | | 0.3 | 1 | μΑ | | Voltage difference for | | | | | • | | smooth light transition | V <sub>16/3</sub> | 1 | i | l | V | | Voltage difference for | | | | | | | abrupt light transition | V <sub>16/3</sub> | 4 | | | l v | | Diode current per diode | $I_{D}$ | | 10 | ľ | mA | | Tolerance of LED forward voltages | $\Delta V_{\rm D}$ | | | 1 | V . | - P<sub>1</sub> light band test P<sub>2</sub> brightness test #### Scale display with light emitting diodes Scale displays by means of a growing light band are particularly suitable for the measuring of approximate values. Applications of this kind are level sensors, VU meters, tachometers, field strength indicators etc. When applying the displays in measuring equipment, multicolored LEDs can be used as range limitation. The voltage difference between pins 16 and 3 thereby corresponds to the possible indication range. $\Delta V_{16/3}$ defines at the same time the light passage between two diodes. With $\Delta V_{16/3} \ge 1$ V, the light band glides smoothly along the scale. With increasing voltage difference, the passage becomes more abrupt. With $\Delta V_{16/3}$ approx. 4 V, the light band jumps from diode to diode. Each quartet must consist of identical diodes in order to maintain its functional characteristics. It is therefore possible to design the first and third quartet as diodes emitting the color red and the second quartet as diodes emitting the color green to delineate a certain operational area. Pin 2 serves to determine the diode current. Corresponding to the desired light intensity, the forward current of the diodes is variably linear in the range $I_f$ approx. 0 to 10 mA. Application circuit 1 shows the possibility of designing this resistance, adjustable by means of a phototransistor BP 101, in order to adapt the light intensity to changing ambient brightness. The adjusting range of the diode current lies between $I_{\rm f}$ approx. 5 mA (BP 101 not lit) and $I_{\rm f}$ approx. 10 mA (BP 101 fully lit). If pin 2 is open the diode current is 10 mA. #### **Block diagram** #### **Application circuit 1** Depending on the actual maximum ratings, the resistances $R_1$ to $R_7$ can be varied widely as follows: $R_3 = 820 \ \Omega$ $R_4 = 56 \text{ k}\Omega$ $R_5 = 220 \text{ k}\Omega$ $R_6 = 2.2 \text{ k}\Omega \dots 100 \text{ k}\Omega$ If a quartet does not need the full number of display diodes and if the first wired diodes shall be left luminous at full driving, bridges have to be inserted replacing the missing LEDs. Otherwise the first diodes of the quartet switch off when their display range is exceeded. Application circuit 2 for cascading several UAA 180 ICs (up to 7) ## **Application circuit 3** for field strength indication | | <del></del> | <br>· · · · · · · · · · · · · · · · · · · | | |------------------|-------------|-------------------------------------------|--| | Package Outlines | | | | | | | | | | | | | | | | | | | | | | | | # Plastic plug-in package 20 A 8 DIN 41866 8 pins, DIP Approx. weight 0.7 g # Plastic plug-in package 20 A 14 DIN 41866 14 pins, DIP Approx. weight 1.1 g #### Plastic plug-in package 20 A 16 DIN 41866 16 pins, DIP Approx. weight 1.2 g # Plastic plug-in package 20 A 18 DIN 41866 18 pins, DIP Approx. weight 1.3 g # Plastic plug-in package 20 A 20 DIN 41866 20 pins, DIP Approx. weight 1.5 g # Plastic plug-in package 20 D 22 DIN 41866 22 pins, DIP Approx. weight 2.1 g # Plastic plug-in package 20 B 24 DIN 41866 24 pins, DIP Approx. weight 2.5 g # Plastic plug-in package 20 B 28 DIN 41866 28 pins, DIP Approx. weight 3 g # Plastic plug-in package 20 B 40 DIN 41866 40 pins, DIP Approx. weight 5.9 g # Miniature plastic package (G) 20 pins (SO 20 L) Approx. weight 0.6 g #### Plastic power package with cooling fin and 9 pins, SIP Approx. weight 1.9 g # Metal package 5 J 10 DIN 41 873 (similar to TO 100) Approx. weight 1.1 g # Piggyback 20,3:0,4 17,8:0,3 17,8:0,3 0,25\*0,1 0,25\*0,1 21 40 10 21 Dimensions in mm #### Special package Approx. weight 8.5 g #### Plastic package 44 pins, PLCC #### Plastic package 68 pins, PLCC #### Ceramic package 68 pins, C-CC #### Ceramic package 88 pins, PGA # Plastic power package, similar to TO-220 (with cooling strip and 5 pins) Approx. weight 2.1 g # **Plastic power package,** similar to TO-220 (with cooling strip and 5 pins) Approx. weight 2.1 g # Transparent plastic miniature package 6 pins Approx. weight 0.1 g # **Plastic power package,** similar to TO-220 (with cooling strip and 7 pins) Approx. weight 2.1 g #### Plastic package, P-DIP, 4 pins 20 A 4 DIN 41 866 Approx. weight 0.5 g #### Plastic package, P-DIP, 8 pins 20 A DIN 41866 Approx. weight 0.7 g # Plastic package, P-DIP, 6 pins, 20 A 6 DIN 41866 Approx. weight 0.7 g #### Plastic package, P-DIP, 14 pins 20 A 14 DIN 41866 Approx. weight 1.1 g #### Ceramic package, C-DIP, 16 pins Approx. weight 1.4 g ## Ceramic package, C-DIP, 24 pins Approx. weight 3 g #### Ceramic package, C-DIP, 40 pins Approx. weight 6.8 g #### Plastic flatpack, 4 pins Approx. weight 0.5 g #### Plastic flatpack, 3 pins Miniature plastic package 6 pins Approx. weight 0.1 g Miniature plastic package (SMD) 6 pins (similar to SO 6) Approx. weight 0.1 g ## Miniature plastic package Approx. weight 0.15 g # Miniature plastic package (SMD) 8 pins (similar to SO 8) Approx. weight 0.15 g #### Miniature plastic package (SMD) 14 pins (SO 14) Approx. weight 0.13 g # Miniature plastic package (SMD) 20 pins (SO 20 L) Approx. weight 0.6 g #### MIKROPACK (SMD) MIKROPACKs are delivered exclusively in taped form. Dimensions of perforation in acc. with DIN 15851, sheet 2 (Super 8) TCA 205 K 0.87 4.2 0.6 max 0.03 min **TLE 4901 K** #### TCA 955 K ## Packaging tubes Siemens Sales Offices #### Siemens/Semiconductor Group **REGIONAL SALES OFFICE** #### Eastern Region Siemens Components, Inc. P.O. Box 1483 119 Russell Street Littleton, MA 01460 (617) 486-0331 Siemens Components, Inc. 103 Carnegie Center Princeton, NJ 08540 (609) 987-0083 Siemens Components, Inc. 6575 The Corners Pkwy., Ste. 210 Norcross, GA 30092 (404) 449-3981 #### Central Region Siemens Components, Inc. 5600 North River Rd. #735 Rosemont, IL 60018 (312) 692-6000 Siemens Components, Inc. 1105 Schrock Road, Ste. #204 Columbus, Ohio 43229 (614) 433-7500 Siemens Components, Inc. 3003 LBJ Freeway, #204 Dallas, TX 75234 (214) 620-2294 #### Western Region Siemens Components, Inc. Orange, CA 92668 (714) 385-1274 Siemens Components, Inc. 19000 Homestead Road Cupertino, CA 95014 (408) 725-3586 #### SEMICONDUCTOR REPRESENTATIVES Eastern Region Anchor Engineering 188 Needham Street Newton Upper Falls, MA 02164 (617) 964-6205 ADI P.O. Box 30, Hwy. 301 South Smithfield, NC 27577 (919) 934-8136 Delta Technical Sales 3901 Commerce Drive Willow Wood Office Center Willow Grove, PA 19090 (215) 657-7250 501 First Ave. North, Ste. 504 St. Petersburg, FL 33701 (813) 894-4556 QXI, INc. 2833 The Palm Court Orlando, FL 32809 (813) 894-4556 2020 West McNab Rd., Ste. 101 Ft. Lauderdale, FL 33309 (305) 978-0120 Klamco Electronics Box 29191 65th Inf. Station Rio Piedras, PR 00929 (809) 752-6169 Emtec Sales 299 Ridgedale Avenue East Hanover, NJ 07936 (201) 428-0600 309 Jordan Lane Northwest Huntsville, AL 35805 (205) 830-4030 EMA, Inc. 620 Colonial Park Drive Roswell, GA 30075 (404) 992-7240 D.G. Reps 1447 York Road, Ste. 401 Lutherville, MD 21093 (301) 583-1360 Ossmann Associates, Inc. 6666 Old Collamer Rd. E. Syracuse, NY 13057 (315) 437-7052 Ossmann Associates, Inc. 280 Metro Park Rochester, NY 14623 (716) 424-4460 # Central Region Cahill-Schmitz-Cahill, Inc. 315 North Pierce Street St. Paul, MN 55104 (612) 646-7217 Electro Reps, Inc. 7240 ShadeLand Station, Ste. 275 Indianapolis, IN 46256 (317) 842-7202 KMA Sales Company 2360 North 124th Street Milwaukee, WI 53226 (414) 259-1771 KMA Sales Company 5105 Tollview Drive, Ste. 275 Rolling Meadows, IL 60008 (312) 398-5300 Advanced Technical Sales 601 North Mur-len, Ste. B Olathe, KS 66062 (913) 782-8702 Advanced Technical Sales 1810 Craig Road, Ste. 125 St. Louis, MO 63146 (314) 878-2921 Advanced Technical Sales 375 Collins Road Northeast Cedar Rapids, IA 52402 (319) 365-3150 Advanced Technical Sales 9550 E. Lincoln #609 Wichita, KS 67207 (316) 682-2769 Enco Marketing, Inc. 1565 North Woodard Ave. Terrace No. 6 Bloomfield Hills, MI 48013 (313) 642-0203 Electronic Salesmasters 24100 Chargrin Boulevard Beachwood, OH 44122 (216) 831-9555 CompTech Sales, Inc. 2221 Madison Drive, Ste. B Arlington, TX 76011 (817) 265-6007 Complech Sales, Inc. 4135 S. 100th East Ave., Ste. 101 Tulsa, OK 74146-3635 (918) 622-7744 CompTech Sales, Inc. 9100 S.W. Freeway, Ste. 227 Houston, TX 77074 (713) 776-8330 CompTech Sales, Inc. 12701 Research Blvd., Ste. H Austin, TX 78759 (512) 331-8922 #### Western Region Centaur Corporation 20720 Ventura Blvd., #280 Woodland Hills, CA 91364 (818) 704-1655 Mission Ridge Marketing 2102 Business Center Dr., Ste. 214 Irvine, CA 92715 (714) 253-4626 Varigon San Diego, Inc. 4805 Mercury Street, Ste. L San Diego, CA 92111 (619) 576-0100 .ange Sales, Inc. 1500 W. Canal Court, Bldg. 4, Ste. 100 Littleton, CO 80120 (303) 795-3600 Micro Sales, Inc. 2122 112th Ave. Northeast, Ste. B Bellevue, WA 98004 (206) 451-0568 Micro Sales, Inc. 17575 Southwest Tualatin Valley Hwy. #210 Alcha, OR 97006 (503) 642-1818 F-P Sales 7301-C Jefferson Northeast Albuquerque, NM 87109 (505) 345-5553 Westrep 2432 West Peoria, Ste. 1061B Phoenix, AZ 85029 (602) 997-8899 The information contained here has been carefully reviewed and is believed to be accurate. However, due to the possibility of unseen inaccuracies, no responsibility is assumed. This literature does not convey to the purchaser of electronic devices any license under the patent rights of the manufacturer. The information contained here has been carefully reviewed and is believed to be accurate. However, due to the possibility of unseen inaccuracies, no responsibility is assumed. This literature does not convey to the purchaser of electronic devices any license under the patent rights of any manufacturer. Issued by IC Standard Products 2191 Laurelwood Road, Santa Clara, CA 95054 (408) 980-4500 Siemens Components, Inc. CG/2000-299-121A BAN 10M 7/87 Printed in U.S.A.